Characterizing Approximate Adders and Multipliers Optimized under Different Design Constraints

被引:13
|
作者
Jiang, Honglan [1 ]
Santiago, Francisco J. H. [2 ]
Ansari, Mohammad Saeed [2 ]
Liu, Leibo [1 ]
Cockburn, Bruce F. [2 ]
Lombardi, Fabrizio [3 ]
Han, Jie [2 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing, Peoples R China
[2] Univ Alberta, Edmonton, AB, Canada
[3] Northeastern Univ, Boston, MA 02115 USA
来源
GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI | 2019年
关键词
approximate computing; adder; multiplier; speed; power; SPECULATIVE ADDITION; POWER; ERROR; CIRCUITS;
D O I
10.1145/3299874.3319454
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Taking advantage of the error resilience in many applications as well as the perceptual limitations of humans, numerous approximate arithmetic circuits have been proposed that trade off accuracy for higher speed or lower power in emerging applications that exploit approximate computing. However, characterizing the various approximate designs for a specific application under certain performance constraints becomes a new challenge. In this paper, approximate adders and multipliers are evaluated and compared for a better understanding of their characteristics when the implementations are optimized for performance or power. Although simple truncation can effectively reduce the hardware of an arithmetic circuit, it is shown that some other designs perform better in speed, power and power-delay product. For instance, many approximate adders have a higher performance than a truncated adder. A truncated multiplier is faster but consumes a higher power than most approximate designs for achieving a similar mean error magnitude. The logarithmic multipliers are very fast and power-efficient at a lower accuracy. Approximate multipliers can also be generated by an automated process to be very efficient while ensuring a sufficiently high accuracy.
引用
收藏
页码:393 / 398
页数:6
相关论文
共 50 条
  • [21] Design and Analysis of A Majority Logic Based Imprecise 6-2 Compressor for Approximate Multipliers
    Zhang, Yongqiang
    He, Cong
    Zhang, Tingting
    Han, Jie
    Xie, Guangjun
    2022 IEEE 22ND INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (NANO), 2022, : 291 - 294
  • [22] Design of Low-Cost Approximate Multipliers Based on Probability-Driven Inexact Compressors
    Guo, Yi
    Sun, Heming
    Lei, Ping
    Kimura, Shinji
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2019, E102A (12) : 1781 - 1791
  • [23] Design of low power approximate floating-point adders
    Omidi, Reza
    Sharifzadeh, Sepehr
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (01) : 185 - 195
  • [24] DeMAS: An Efficient Design Methodology for Building Approximate Adders for FPGA-Based Systems
    Prabakaran, Bharath Srinivas
    Rehman, Semeen
    Hanif, Muhammad Abdullah
    Ullah, Salim
    Mazaheri, Ghazal
    Kumar, Akash
    Shafique, Muhammad
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 917 - 920
  • [25] Design methodology for highly accurate approximate multipliers for error resilient applications
    Guturu, Sahith
    Kumar, Uppugunduru Anil
    Bharadwaj, S. Vignesh
    Ahmed, Syed Ershad
    COMPUTERS & ELECTRICAL ENGINEERING, 2023, 110
  • [26] Design of Imprecise Multipliers by Using Approximate Technique for Error Resilient Applications
    Priyadharshni, M.
    Kumaravel, S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (07)
  • [27] Design of Energy-Efficient RFET-Based Exact and Approximate 4:2 Compressors and Multipliers
    Kavand, Nima
    Darjani, Armin
    Rai, Shubham
    Kumar, Akash
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (09) : 3644 - 3648
  • [28] Design and Analysis of High Performance Heterogeneous Block-based Approximate Adders
    Farahmand, Ebrahim
    Mahani, Ali
    Hanif, Muhammad Abdullah
    Shafique, Muhammad
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2023, 22 (06)
  • [29] Design and Analysis of Approximate Multipliers with a Tree Compressor
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2019, E102A (03) : 532 - 543
  • [30] Design and Analysis of Approximate Redundant Binary Multipliers
    Liu, Weiqiang
    Cao, Tian
    Yin, Peipei
    Zhu, Yuying
    Wang, Chenghua
    Swartzlander, Earl E.
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (06) : 804 - 819