Dynamic Stress Modeling on Wafer Thinning Process and Reliability Analysis for TSV Wafer

被引:11
作者
Che, Fa Xing [1 ]
机构
[1] Agcy Sci Technol & Res, Inst Microelect, Singapore 117685, Singapore
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2014年 / 4卷 / 09期
关键词
Dynamic modeling; finite element analysis (FEA); reliability; through-silicon via (TSV); wafer thinning; THERMAL-STRESSES; THROUGH-SILICON; SURFACE;
D O I
10.1109/TCPMT.2014.2339871
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Through-silicon-via (TSV) technology permits devices to be placed in the third dimension. Currently, there is a strong motivation for the semiconductor industry to move to 3-D integration using the TSV approach due to its many advantages. However, there are some challenges for TSV wafer processes. One of the challenges is TSV wafer thinning process (WTP). In this paper, a dynamic finite element modeling methodology was established and used to study the TSV WTP-induced wafer stress. It was found that wafer surface roughness, TSV wafer thickness, bonding/debonding material, and TSV feature size have impact on TSV wafer stress under the TSV WTP. The impact of wafer thinning-induced stress on mobility change was also discussed in this paper.
引用
收藏
页码:1432 / 1440
页数:9
相关论文
共 15 条
[1]   Is There a Computational Advantage to Representing Evaporation Rate in Ant Colony Optimization as a Gaussian Random Variable? [J].
Abdelbar, Ashraf M. .
PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL CONFERENCE ON GENETIC AND EVOLUTIONARY COMPUTATION CONFERENCE, 2012, :1-8
[2]  
[Anonymous], CHIP SCALE REV
[3]   Study on Cu Protrusion of Through-Silicon Via [J].
Che, F. X. ;
Putra, W. N. ;
Heryanto, A. ;
Trigg, Alastair ;
Zhang, Xiaowu ;
Gan, C. L. .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (05) :732-739
[4]   Development of Wafer-Level Warpage and Stress Modeling Methodology and Its Application in Process Optimization for TSV Wafers [J].
Che, Faxing ;
Li, Hongyu Y. ;
Zhang, Xiaowu ;
Gao, Shan ;
Teo, Kenghwa H. .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (06) :944-955
[5]  
Lee V., 2010, P 12 INT C EL MAT PA, P182
[6]   Thermal Stress Induced Delamination of Through Silicon Vias in 3-D Interconnects [J].
Lu, Kuan H. ;
Ryu, Suk-Kyu ;
Zhao, Qiu ;
Zhang, Xuefeng ;
Im, Jay ;
Huang, Rui ;
Ho, Paul S. .
2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, :40-45
[7]   Simulation of thermal stresses due to grinding [J].
Moulik, PN ;
Yang, HTY ;
Chandrasekar, S .
INTERNATIONAL JOURNAL OF MECHANICAL SCIENCES, 2001, 43 (03) :831-851
[8]   Characterization and Management of Wafer Stress for Various Pattern Densities in 3D Integration Technology [J].
Pang, X. F. ;
Chua, T. T. ;
Li, H. Y. ;
Liao, E. B. ;
Lee, W. S. ;
Che, F. X. .
2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, :1866-1869
[9]  
Rousseau M., 2010, P IEEE IEDM SAN FRAN, P796
[10]   Impact of Near-Surface Thermal Stresses on Interfacial Reliability of Through-Silicon Vias for 3-D Interconnects [J].
Ryu, Suk-Kyu ;
Lu, Kuan-Hsun ;
Zhang, Xuefeng ;
Im, Jang-Hi ;
Ho, Paul S. ;
Huang, Rui .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (01) :35-43