A Wideband Fractional-N PLL With Suppressed Charge-Pump Noise and Automatic Loop Filter Calibration

被引:39
作者
Levantino, Salvatore [1 ]
Marzin, Giovanni [1 ]
Samori, Carlo [1 ]
Lacaita, Andrea L. [1 ]
机构
[1] Politecn Milan, DEIB, I-20133 Milan, Italy
关键词
Frequency synthesizer; phase-locked loop; phase noise; jitter; CMOS; Fractional-N; lead-lag control; bang-bang phase detector; FREQUENCY-SYNTHESIZER; BANDWIDTH; CLOCK;
D O I
10.1109/JSSC.2013.2273836
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper explores a new topology of charge-pump PLL intended for.S-fractional-N frequency synthesis. Thanks to the adoption of a bang-bang phase detector and a two-path analog loop filter, the impact of charge-pump noise on PLL phase noise is reduced to negligible levels with no penalty on power dissipation. Additionally, the proposed topology enables an efficient cancellation of the Delta Sigma quantization error, a novel scheme for the calibration of the loop filter parameters and a low-sensitivity VCO, which is beneficial in lowering the reference-spur level. The 3.0-to-4.0-GHz fractional-N synthesizer integrated in a 65-nm CMOS technology consumes 5 mW from a 1.2-V voltage supply. The flat phase noise is -105 dBc/Hz over the 5.5-MHz PLL bandwidth with a 40-MHz crystal reference.
引用
收藏
页码:2419 / 2429
页数:11
相关论文
共 35 条
[11]   A 2-mm2 0.1-5 GHz Software-Defined Radio Receiver in 45-nm Digital CMOS [J].
Giannini, Vito ;
Nuzzo, Pierluigi ;
Soens, Charlotte ;
Vengattaramane, Kameswaran ;
Ryckaert, Julien ;
Goffioul, Michael ;
Debaillie, Bjorn ;
Borremans, Jonathan ;
Van Driessche, Joris ;
Craninckx, Jan ;
Ingels, Mark .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3486-3498
[12]   A 3 GHz Wideband ΣΔ Fractional-N Synthesizer With Switched-RC Sample-and-Hold PFD [J].
Hedayati, H. ;
Bakkaloglu, B. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (09) :1681-1690
[13]   A 1 MHz Bandwidth, 6 GHz 0.18 μm CMOS Type-I ΔΣ Fractional-N Synthesizer for WiMAX Applications [J].
Hedayati, Hiva ;
Khalil, Waleed ;
Bakkaloglu, Bertan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3244-3252
[14]  
Herzel F., 2010, IEEE T CIRCUITS SY 1, V57
[15]   A Low-Noise Wide-BW 3.6-GHz Digital ΔΣ Fractional-N Frequency Synthesizer With a Noise-Shaping Time-to-Digital Converter and Quantization Noise Cancellation [J].
Hsu, Chun-Ming ;
Straayer, Matthew Z. ;
Perrott, Michael H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) :2776-2786
[16]   A Fractional-N PLL for Multiband (0.8-6 GHz) Communications Using Binary-Weighted D/A Differentiator and Offset-Frequency Δ-Σ Modulator [J].
Jian, Heng-Yu ;
Xu, Zhiwei ;
Wu, Yi-Cheng ;
Chang, Mau-Chung Frank .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :768-780
[17]  
Lacaita A, 2007, INTEGRATED FREQUENCY SYNTHESIZERS FOR WIRELESS SYSTEMS, P1, DOI 10.1017/CBO9780511541131
[18]   Analysis and modeling of bang-bang clock and data recovery circuits [J].
Lee, J ;
Kundert, KS ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) :1571-1580
[19]  
Levantino S., 2012, 2012 IEEE Radio Frequency Integrated Circuits Symposium (RFIC), P177, DOI 10.1109/RFIC.2012.6242258
[20]  
Levantino Salvatore, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P50, DOI 10.1109/ISSCC.2010.5434054