Wafer-level packaging technology for high-Q on-chip inductors and transmission lines

被引:60
|
作者
Carchon, GJ [1 ]
De Raedt, W
Beyne, E
机构
[1] Interuniv Microelect Ctr, Microwave & RF Syst Grp, B-3001 Louvain, Belgium
[2] Interuniv Microelect Ctr, Enabling Technol Distributed & Autonomous Syst De, B-3001 Louvain, Belgium
关键词
above integrated circuit (above-IC); inductor; post-processing; silicon; thin film; transmission line; wafer-level packaging (WLP);
D O I
10.1109/TMTT.2004.825656
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the current trend toward portable applications, high-Q integrated inductors have gained considerable importance. Hence, much effort has been spent to increase the performance of on-chip Si inductors. In this paper, wafer-level packaging (WLP) techniques have been used to integrate state-of-the-art high-Q on-chip inductors on top of a five-levels-of-metal Cu damascene back-end of line (BEOL) silicon process using 20-Omega (.) cm Si wafers. The inductors are realized above passivation using thick post-processed low-K dielectric benzocyclobutene (BCB) and Cu layers. For a BCB-Cu thickness of 16 mum/10 mum, a peak single-ended Q factor of 38 at 4.7 GHz has been measured for a 1-nH inductor with a resonance frequency of 28 GHz. Removing substrate contacts slightly increases the performance, though a more significant improvement has been obtained by combining post-processed passives with patterned ground shields: for a 2.3-nH above integrated-circuit (above-IC) inductor, a 115% increase in Q(BW)(max) (37.5 versus 17.5) and a 192% increase in resonance frequency (F-res: 12 GHz versus 5 GHz) have been obtained as compared to the equivalent BEOL realization with a patterned ground shield. Next to inductors, high-quality on-chip transmission lines may be realized in the WLP layers. Losses below -0.2 dB/mm at 25 GHz have been measured for 5042 post-processed coplanar-waveguide lines, above-IC thin-film microstrip lines have measured losses below -0.12 dB/mm at 25 GHz.
引用
收藏
页码:1244 / 1251
页数:8
相关论文
共 50 条
  • [21] High-Q Magnetic Inductors for High Efficiency On-Chip Power Conversion
    Wang, Naigang
    Doris, Bruce B.
    Shehata, Andrea Bahgat
    O' Sullivan, Eugene J.
    Brown, Stephen L.
    Rossnagel, Stephen
    Ott, John
    Gignac, Lynne
    Massouras, Maryam
    Romankiw, Lubomyr T.
    Deligianni, Hariklia
    2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [22] Wafer-level packaging technology milestones
    不详
    SOLID STATE TECHNOLOGY, 1998, 41 (10) : 42 - 42
  • [23] Wafer-level packaging technology for MEMS
    Mirza, AR
    ITHERM 2000: SEVENTH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS, VOL I, PROCEEDINGS, 2000, : 113 - 119
  • [24] On-chip high-Q solenoid inductors embedded in WL-CSP
    Itoi, K
    Sato, M
    Abe, H
    Ito, H
    Sugawara, H
    Okada, K
    Masu, K
    Ito, T
    PROCEEDINGS OF THE SIXTH IEEE CPMT CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN AND PACKAGING AND COMPONENT FAILURE ANALYSIS (HDP'04), 2004, : 105 - 108
  • [25] High-Q on-chip inductors using extremely thick silicon dioxide and copper-damascene technology
    Tang, M.
    Li, H. Y.
    Zhang, Q. X.
    Liao, E. B.
    Yu, A. B.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    ELECTRONICS LETTERS, 2008, 44 (03) : 241 - 242
  • [26] RF characterization of mold compound materials and high-Q integrated passives using fan-out wafer-level packaging technology
    Sun, Xiao
    Slabbekoorn, John
    Velenis, Dimitrios
    Miller, Andy
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 103 - 106
  • [27] On-chip high-Q (>3000) transformer-type spiral inductors
    Wu, YC
    Chang, MF
    ELECTRONICS LETTERS, 2002, 38 (03) : 112 - 113
  • [28] Wafer-level packaging technology for IOGbps TOSAs
    Sherrer, DW
    Brese, N
    Fisher, J
    Gaebe, C
    Heiks, NA
    Getz, J
    Rasnake, J
    Simon, ES
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 1325 - 1332
  • [29] MMIC compatible wafer-level packaging technology
    Chang-Chien, P.
    Zeng, X.
    Tornquist, K.
    Nishimoto, M.
    Battung, M.
    Chung, Y.
    Yang, J.
    Farkas, D.
    Yajima, M.
    Cheung, C.
    Luo, K.
    Eaves, D.
    Lee, J.
    Uyeda, J.
    Duan, D.
    Fordham, O.
    Chung, T.
    Sandhu, R.
    Tsai, R.
    2007 INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS, CONFERENCE PROCEEDINGS, 2007, : 14 - 17
  • [30] Multifunctional Coatings for Wafer-Level Chip Scale Packaging
    Stapleton, Russell
    zoba, Dave
    Brannen, Candice
    Hough, Paul
    2009 EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE (EMPC 2009), VOLS 1 AND 2, 2009, : 69 - +