Spacer Thickness Optimization for FinFET-based Logic and Memories: A Device-Circuit Co-design Approach

被引:2
作者
Gupta, Sumeet Kumar [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47906 USA
来源
DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10 | 2012年 / 50卷 / 04期
关键词
D O I
10.1149/05004.0187ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
We present device-circuit co-design techniques for FinFETs, based on spacer thickness optimization. We show that short channel effects in deeply scaled technologies can be mitigated by engineering the spacer thickness to introduce a gate underlap. FinFETs with symmetric and asymmetric gate underlap are presented and their device characteristics are analyzed. The implication of introducing underlap in FinFETs on circuit design is also discussed. We show that spacer thickness optimization leads to 86% lower leakage and 14% lower dynamic energy consumption with comparable performance. We also present the benefits of FinFETs with asymmetric gate underlap in mitigating the read-write conflict in 6T SRAMs. This technique enhances the read stability by 10% with only 3% lower write margin compared to standard FinFET SRAM. In addition, 58% reduction in leakage, 3% lower write time and 3% higher hold stability is achieved at the cost of 19% higher access time and 4% larger area.
引用
收藏
页码:187 / 192
页数:6
相关论文
共 47 条
[41]   Device and Circuit Co-Design Robustness Studies in the Subthreshold Logic for Ultralow-Power Applications for 32 nm CMOS [J].
Vaddi, Ramesh ;
Dasgupta, S. ;
Agarwal, R. P. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (03) :654-664
[42]   Small Signal Capacitance and Glitch Power Estimation of Nanoscale MGDG MOSFET Based Circuits: A Device/Circuit Co-Design Approach [J].
Kumar, V. Komal ;
Vishvakarma, S. K. ;
Joshi, R. C. ;
Saxena, A. K. ;
Dasgupta, S. .
JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2010, 5 (01) :72-78
[43]   Exploring device-circuit co-design in LC VCO circuits using monolayer transition metal dischalcogenide MoS2 field-effect transistors [J].
Wei, Baolin ;
Lu, Chao .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 138
[44]   Steep Switching Hybrid Phase Transition FETs (Hyper-FET) for Low Power Applications: A Device-Circuit Co-design Perspective-Part I [J].
Aziz, Ahmedullah ;
Shukla, Nikhil ;
Datta, Suman ;
Gupta, Sumeet Kumar .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (03) :1350-1357
[45]   Enabling RRAM-Based Brain-Inspired Computation by Co-design of Device, Circuit, and System [J].
Dou, Chunmeng ;
Xu, Xiaoxin ;
Zhang, Xumeng ;
Wang, Linfang ;
Ye, Wang ;
An, Junjie ;
Yang, Jianguo ;
Luo, Qing ;
Shi, Tuo ;
Liu, Jing ;
Shang, Dashan ;
Zhang, Feng ;
Liu, Qi ;
Liu, Ming .
2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
[46]   High-Data-Rate Modulators Based on Graphene Transistors: Device Circuit Co-Design Proposals [J].
Pacheco-Sanchez, Anibal ;
Ramos-Silva, J. Noe ;
Mavredakis, Nikolaos ;
Ramirez-Garcia, Eloy ;
Jimenez, David .
ELECTRONICS, 2024, 13 (20)
[47]   Material-Device-Circuit Co-Design of 2-D Materials-Based Lateral Tunnel FETs [J].
Agarwal, Tarun ;
Fiori, Gianluca ;
Soree, Bart ;
Radu, Iuliana ;
Heyns, Marc ;
Dehaene, Wim .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01) :979-986