Spacer Thickness Optimization for FinFET-based Logic and Memories: A Device-Circuit Co-design Approach

被引:2
作者
Gupta, Sumeet Kumar [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47906 USA
来源
DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10 | 2012年 / 50卷 / 04期
关键词
D O I
10.1149/05004.0187ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
We present device-circuit co-design techniques for FinFETs, based on spacer thickness optimization. We show that short channel effects in deeply scaled technologies can be mitigated by engineering the spacer thickness to introduce a gate underlap. FinFETs with symmetric and asymmetric gate underlap are presented and their device characteristics are analyzed. The implication of introducing underlap in FinFETs on circuit design is also discussed. We show that spacer thickness optimization leads to 86% lower leakage and 14% lower dynamic energy consumption with comparable performance. We also present the benefits of FinFETs with asymmetric gate underlap in mitigating the read-write conflict in 6T SRAMs. This technique enhances the read stability by 10% with only 3% lower write margin compared to standard FinFET SRAM. In addition, 58% reduction in leakage, 3% lower write time and 3% higher hold stability is achieved at the cost of 19% higher access time and 4% larger area.
引用
收藏
页码:187 / 192
页数:6
相关论文
共 10 条
[1]   Technology and circuit design considerations in quasi-planar double-gate SRAM [J].
Ananthan, H ;
Roy, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (02) :242-250
[2]   Device-optimization technique for robust and low-power FinFET SRAM design in nanoscale era [J].
Bansal, Aditya ;
Mukhopadhyay, Saibal ;
Roy, Kaushik .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (06) :1409-1419
[3]  
CARLSON A, 2006, IEEE INT SOI C, P105
[4]   Modeling and circuit synthesis for independently controlled double gate FinFET devices [J].
Datta, Animesh ;
Goel, Ashish ;
Cakici, Riza Tamer ;
Mahmoodi, Hamid ;
Lekshmanan, Dheepa ;
Roy, Kaushik .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (11) :1957-1966
[5]   Asymmetric Drain Spacer Extension (ADSE) FinFETs for Low-Power and Robust SRAMs [J].
Goel, Ashish ;
Gupta, Sumeet Kumar ;
Roy, Kaushik .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (02) :296-308
[6]  
Hisamoto D, 2000, IEEE T ELECTRON DEV, V47, P2320, DOI 10.1109/16.887014
[7]  
Lekshmanan D, 2007, IEEE CUST INTEGR CIR, P623
[8]  
Liu ZY, 2007, IEEE INT SOC CONF, P63
[9]  
Ludwig T., 2007, IEEE SOI C, P33
[10]  
Ren Z., 2001, THESIS PURDUE U