Design and Demonstration of Power Delivery Networks With Effective Resonance Suppression in Double-Sided 3-D Glass Interposer Packages

被引:13
作者
Kumar, Gokul [1 ]
Sitaraman, Srikrishna [1 ]
Cho, Jonghyun [2 ]
Sundaram, Venky [1 ]
Kim, Joungho [2 ]
Tummala, Rao R. [3 ]
机构
[1] Georgia Inst Technol, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Engn, Daejeon 34141, South Korea
[3] Georgia Inst Technol, Dept Mat Sci & Engn, Atlanta, GA 30332 USA
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2016年 / 6卷 / 01期
关键词
3-D interposers; glass interposers; logic memory bandwidth; power delivery; through-package-vias; TSVs; DECOUPLING CAPACITOR; 3D; CHALLENGES; INTEGRITY; SILICON; SIGNAL;
D O I
10.1109/TCPMT.2015.2478466
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Ultrathin 3-D glass interposers with through-package vias at the same pitch as through-silicon vias (TSVs) have been proposed as a simpler and cheaper alternative to the direct 3-D stacking of logic and memory devices. Such 3-D interposers provide wide-I/O channels for high signal bandwidth (BW) between the logic device on one side of the interposer and memory stack on the other side, without the use of complex TSVs in the logic die. However, this configuration introduces power delivery design challenges due to resonance from: 1) the low-loss property of the glass substrate and 2) the parasitic inductance due to additional length from lateral power delivery path. This paper presents for the first time, the design and demonstration of power delivery networks (PDNs) in 30-mu m thin, 3-D double-sided glass interposers, by suppressing the noise from mode resonances. The self-impedance of the 3-D glass interposer PDN was simulated using electromagnetic solvers, including printed-wiring-board and chip-level models. The 3-D PDN was compared with that of the 2-D glass packages having fully populated ball grid array connections. The resonance mechanism for each configuration was studied in detail, and the corresponding PDN loop inductances were evaluated. High impedance peaks in addition to the 2-D PDN were observed at high frequencies (near 7.3 GHz) in the 3-D interposer structure due to the increased inductances from lateral power delivery. This paper proposes and evaluates three important resonance suppression techniques based on: 1) 3-D interposer die configuration; 2) the selection and placement of decoupling capacitors; and 3) 3-D interposer package power and ground stack-up. Two-metal and four-metal layer test vehicles were fabricated on 30- and 100-mu m thick panel-based glass substrates, respectively, to validate the modeling and analysis of the proposed approach. The PDN test structures were characterized up to 20 GHz for plane resonances and network impedances, with good model-to-hardware correlation. The results in this paper suggest that the ultrathin 3-D interposer PDN structure can be effectively designed to meet the target impedance guidelines for high-BW applications, providing a compelling alternative to 3-D-IC stacking with the TSVs.
引用
收藏
页码:87 / 99
页数:13
相关论文
共 40 条
  • [1] [Anonymous], 2013, IEEE ISR 2013
  • [2] Bandyopadhyay T., 2011, THESIS GEORGIA I TEC
  • [3] Beyene W, 2013, 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), P13, DOI 10.1109/ECTC.2013.6575544
  • [4] Bor Kai Wang, 2012, 2012 7th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), P247, DOI 10.1109/IMPACT.2012.6420306
  • [5] Chen LC, 2012, INT ARCH PHOTOGRAMM, V39-B3, P265, DOI 10.1109/APEMC.2012.6237914
  • [6] Chien CH, 2014, ELEC COMP C, P1891, DOI 10.1109/ECTC.2014.6897559
  • [7] Fan J., 2008, P IEEE INT S EL COMP, P1
  • [8] Fukuoka K, 2014, 2014 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), P448, DOI 10.1109/ICEP.2014.6826722
  • [9] Gandhi S, 2012, 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), P1356, DOI 10.1109/ECTC.2012.6249011
  • [10] Kim DH, 2009, IEEE INT INTERC TECH, P26, DOI 10.1109/IITC.2009.5090331