On-chip readout circuit for nanomagnetic logic

被引:8
|
作者
Liu, Baojun [1 ,2 ]
Cai, Li [1 ]
Zhu, Jing [3 ]
Kang, Qiang [4 ]
Zhang, Mingliang [1 ]
Chen, Xiangye [1 ]
机构
[1] Air Force Engn Univ, Coll Sci, Xian 710051, Shannxi, Peoples R China
[2] First Aviat Univ Air Force, Dept Aviat Ammunit Engn, Xinyang 464000, Henan, Peoples R China
[3] Northwest A&F Univ, Coll Food Sci & Engn, Yangling 712100, Shannxi, Peoples R China
[4] Air Force Engn Univ, Dept Sci Res, Xian 710051, Shannxi, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS logic circuits; delays; magnetisation; magnetoresistance; preamplifiers; readout electronics; nanomagnetics; on-chip readout circuit; nanomagnetic logic; NML; readout interface circuit; NML RIC; dual barrier magnetic tunnel junction; antiparallel magnetisation state; DB-MTJ; up-down structure; RIC2; left-right structure; three-terminal approach; self-reference readout scheme; magnetisation state; fringing fleld; on-chip clock fleld; dynamic current mode; precharge sense amplifler; magnetoresistance value; logical readout scheme; data transportation; fabrication process technology; time delay; MAGNETIC TUNNEL-JUNCTIONS; DOT CELLULAR-AUTOMATA; DESIGN CONSIDERATIONS; STT-MRAM; MAGNETORESISTANCE; RELIABILITY;
D O I
10.1049/iet-cds.2013.0113
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An interface for reading the output of nanomagnetic logic (NML) is indispensable in order for NML to interact with existing CMOS ICs. Two alternative designs readout interface circuit (RIC1 and RIC2) for NML RIC are proposed based on dual barriers magnetic tunnel junction (DBs-MTJ), which is composed of two fixed layers (with anti-parallel magnetisation state) and a common free layer. RIC1 utilises the same layer order of DB-MTJ to form an up-down structure, whereas RIC2 exploits the reversed layer order of DB-MTJ to form a left-right structure. They utilise the three-terminal approach to realise the self-reference readout scheme. The magnetisation state of the free layers in RIC1 and RIC2 are controlled by the fringing field from NML and biased by the designed on-chip clock field. The sensing circuits in RIC1 and RIC2 utilise dynamic current mode and pre-charge sense amplifier, respectively. The simulation results indicate that RIC1 and RIC2 can achieve comparable magnetoresistance values, and also realise the logical readout scheme by itself. The switching time in RIC1 is less than that in RIC2, whereas time delay for data transportation in RIC1 is more than that in RIC2. RIC2 is more amenable than RIC1 to the current fabrication process technology.
引用
收藏
页码:65 / 72
页数:8
相关论文
共 50 条
  • [1] Towards on-chip clocking of perpendicular Nanomagnetic Logic
    Becherer, M.
    Kiermaier, J.
    Breitkreutz, S.
    Eichwald, I.
    Ziemys, G.
    Csaba, G.
    Schmitt-Landsiedel, D.
    SOLID-STATE ELECTRONICS, 2014, 102 : 46 - 51
  • [2] Low power on-chip clocking for nanomagnetic logic circuits
    Zhang, Mingliang
    Cai, Li
    Yang, Xiaokuo
    Cui, Huanqing
    Wang, Zhichun
    Feng, Chaowen
    Wang, Sen
    MICRO & NANO LETTERS, 2014, 9 (10) : 753 - 755
  • [3] On-chip clocking for exchange-interaction-based nanomagnetic logic circuits
    Zhang Ming-Liang
    Cai Li
    Yang Xiao-Kuo
    Qin Tao
    Liu Xiao-Qiang
    Feng Chao-Wen
    Wang Sen
    ACTA PHYSICA SINICA, 2014, 63 (22)
  • [4] Reliability for nanomagnetic logic (NML) readout circuit under single event effect
    Liu, Baojun
    Cai, Li
    Li, Yan
    Kang, Qiang
    MICROELECTRONICS JOURNAL, 2015, 46 (01) : 20 - 26
  • [5] ISFET Digital Readout Circuit With An On-Chip MIPS Processor
    Aslanzadeh, Shaghayegh
    Hedayatipour, Ava
    McFarlane, Nicole
    2020 IEEE SENSORS, 2020,
  • [6] An On-Chip Control and Readout Circuit Design for an Ising Annealer
    Ucpinar, Beyza Zeynep
    Karamuftuoglu, Mustafa Altay
    Razmkhah, Sasan
    Kamal, Mehdi
    Pedram, Massoud
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2025, 35 (05)
  • [7] On-chip Extraordinary Hall-effect sensors for characterization of nanomagnetic logic devices
    Becherer, M.
    Kiermaier, J.
    Breitkreutz, S.
    Csaba, G.
    Ju, X.
    Rezgani, J.
    Kiessling, T.
    Yilmaz, C.
    Osswald, P.
    Lugli, P.
    Schmitt-Landsiedel, D.
    SOLID-STATE ELECTRONICS, 2010, 54 (09) : 1027 - 1032
  • [8] A CMOS Image Readout Circuit with On-Chip Defective Pixel Detection and Correction
    Lopez-Portilla, Barbaro M.
    Valenzuela, Wladimir
    Zarkesh-Ha, Payman
    Figueroa, Miguel
    SENSORS, 2023, 23 (02)
  • [9] An Intelligent Readout Integrated Circuit (iROIC) with On-Chip Local Gradient Operations
    Soto, Javier E.
    Valenzuela, Wladimir E.
    Diaz, Silvana
    Saavedra, Antonio
    Figueroa, Miguel
    Ghasemi, Javad
    Zarkesh-Ha, Payman
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 360 - 363
  • [10] On-Chip Intrinsic Evolution Methodology for Sequential Logic Circuit Design
    Xiong, Fan
    Rafla, Nader I.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 200 - 203