Low-Power Dual Dynamic Node Pulsed Hybrid Flip-Flop Featuring Efficient Embedded Logic

被引:34
作者
Absel, Kalarikkal [1 ]
Manuel, Lijo [2 ]
Kavitha, R. K. [3 ]
机构
[1] Natl Inst Technol, Tiruchirappalli 620015, India
[2] Broadcom Commun Technol, Bangalore 560017, Karnataka, India
[3] Natl Inst Technol, Dept Elect & Commun Engn, Tiruchirappalli 620015, India
关键词
Embedded logic; flip-flops; high-speed; leakage power; low-power; HIGH-PERFORMANCE; LATCHES; SPEED;
D O I
10.1109/TVLSI.2012.2213280
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we introduce a new dual dynamic node hybrid flip-flop (DDFF) and a novel embedded logic module (DDFF-ELM) based on DDFF. The proposed designs eliminate the large capacitance present in the precharge node of several state-of-the-art designs by following a split dynamic node structure to separately drive the output pull-up and pull-down transistors. The DDFF offers a power reduction of up to 37% and 30% compared to the conventional flip-flops at 25% and 50% data activities, respectively. The aim of the DDFF-ELM is to reduce pipeline overhead. It presents an area, power, and speed efficient method to incorporate complex logic functions into the flip-flop. The performance comparisons made in a 90 nm UMC process show a power reduction of 27% compared to the Semi-dynamic flip-flop, with no degradation in speed performance. The leakage power and process-voltage-temperature variations of various designs are studied in detail and are compared with the proposed designs. Also, DDFF and DDFF-ELM are compared with other state-of-the-art designs by implementing a 4-b synchronous counter and a 4-b Johnson up-down counter. The performance improvements indicate that the proposed designs are well suited for modern high-performance designs where power dissipation and latching overhead are of major concern.
引用
收藏
页码:1693 / 1704
页数:12
相关论文
共 20 条
[1]   A 2.2-W, 80-MHZ SUPERSCALAR RISC MICROPROCESSOR [J].
GEROSA, G ;
GARY, S ;
DIETZ, C ;
PHAM, D ;
HOOVER, K ;
ALVAREZ, J ;
SANCHEZ, H ;
IPPOLITO, P ;
NGO, T ;
LITCH, S ;
ENO, J ;
GOLAB, J ;
VANDERSCHAAF, N ;
KAHLE, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (12) :1440-1454
[2]   Comparative analysis of process variation impact on flip-flop power-performance [J].
Hansson, Martin ;
Alvandpour, Atila .
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, :3744-3747
[3]  
Hirata A, 2005, 2005 Symposium on VLSI Circuits, Digest of Technical Papers, P306
[4]  
Klass F., 1998, 1998 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.98CH36215), P108, DOI 10.1109/VLSIC.1998.688018
[5]   Conditional-capture flip-flop for statistical power reduction [J].
Kong, BS ;
Kim, SS ;
Jun, YH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) :1263-1271
[6]  
Ma A., 2002, MITLCSTR844
[7]   Ultra Low-Power Clocking Scheme Using Energy Recovery and Clock Gating [J].
Mahmoodi, Hamid ;
Tirumalashetty, Vishy ;
Cooke, Matthew ;
Roy, Kaushik .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (01) :33-44
[8]  
Nedovic N, 2002, ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P56, DOI 10.1109/LPE.2002.1029540
[9]   Hybrid Latch Flip-Flop with improved power efficiency [J].
Nedovic, N ;
Oklobdzija, VG .
13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2000, :211-215
[10]   Flow through latch and edge-triggered flip-flop hybrid elements [J].
Partovi, H ;
Burd, R ;
Salim, U ;
Weber, F ;
DiGregorio, L ;
Draper, D .
1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 :138-139