共 20 条
[2]
Comparative analysis of process variation impact on flip-flop power-performance
[J].
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11,
2007,
:3744-3747
[3]
Hirata A, 2005, 2005 Symposium on VLSI Circuits, Digest of Technical Papers, P306
[4]
Klass F., 1998, 1998 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.98CH36215), P108, DOI 10.1109/VLSIC.1998.688018
[6]
Ma A., 2002, MITLCSTR844
[8]
Nedovic N, 2002, ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P56, DOI 10.1109/LPE.2002.1029540
[9]
Hybrid Latch Flip-Flop with improved power efficiency
[J].
13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS,
2000,
:211-215
[10]
Flow through latch and edge-triggered flip-flop hybrid elements
[J].
1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS,
1996, 39
:138-139