Design Techniques for a Mixed-Signal I/Q 32-Coefficient Rx-Feedforward Equalizer, 100-Coefficient Decision Feedback Equalizer in an 8 Gb/s 60 GHz 65 nm LP CMOS Receiver

被引:18
作者
Thakkar, Chintan [1 ,2 ]
Narevsky, Nathan [1 ]
Hull, Christopher D. [2 ]
Alon, Elad [1 ]
机构
[1] Univ Calif Berkeley, Berkeley, CA 94720 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
关键词
Baseband; current integration; decision feedback equalizer (DFE); feedforward equalizer (FFE); inter-symbol-interference (ISI); mixed-signal; switched capacitor; 60; GHz; EFFECTIVE RESOLUTION BANDWIDTH; TIME-INTERLEAVED ADC; ANALOG; TRANSCEIVER; LINK;
D O I
10.1109/JSSC.2014.2360917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes amixed-signal I/Q 32-coefficient receive-side feedforward equalizer (RX-FFE) and 100-coefficient decision feedback equalizer (DFE) for a 60 GHz baseband. Integrated in 65 nm LP CMOS with variable gain amplifiers (VGA), analog phase rotator (PR), and clock generation and phase adjustment circuits, the I/Q equalizer supports 60 GHz WiGig nonline-of-sight (NLOS) channels with > 12 ns of delay spread while consuming 66 mW from a 1.2 V supply at 8 Gb/s. Energy-efficient equalization is achieved by the RX-FFE using a proposed switching matrix architecture, and by implementing the multi-coefficient FFE-DFE summing with cascoded current integration.
引用
收藏
页码:2588 / 2607
页数:20
相关论文
共 23 条
[1]   A 19-Gb/s Serial Link Receiver With Both 4-Tap FFE and 5-Tap DFE Functions in 45-nm SOI CMOS [J].
Agrawal, Ankur ;
Bulzacchelli, John F. ;
Dickson, Timothy O. ;
Liu, Yong ;
Tierno, Jose A. ;
Friedman, Daniel J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) :3220-3231
[2]   A 12.8 GS/s Time-Interleaved ADC With 25 GHz Effective Resolution Bandwidth and 4.6 ENOB [J].
Duan, Yida ;
Alon, Elad .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (08) :1725-1738
[3]   A 6.0-mW 10.0-Gb/s receiver with switched-capacitor summation DFE [J].
Emami-Neyestanak, Azita ;
Varzaghani, Aida ;
Bulzacchelli, John F. ;
Rylyakov, Alexander ;
Yang, Chih-Kong Ken ;
Friedman, Daniel J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) :889-896
[4]  
Gomez R., 1993, 1993 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition (Cat. No.93CH3272-2), P212, DOI 10.1109/ISSCC.1993.280044
[5]  
Hsiao F., 2011, P IEEE AS SOL STAT C, P293
[6]   8-Gb/s source-synchronous I/O link with adaptive receiver equalization, offset cancellation, and clock de-skew [J].
Jaussi, JE ;
Balamurugan, G ;
Johnson, DR ;
Casper, B ;
Martin, A ;
Kennedy, J ;
Shanbhag, N ;
Mooney, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) :80-88
[7]   A 125-MHz CMOS mixed-signal equalizer for gigabit ethernet on copper wire [J].
Lee, TC ;
Razavi, B .
PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, :131-134
[8]   A 2.5- to 3.5-Gb/s adaptive FIR equalizer with continuous-time wide-bandwidth delay line in 0.25-μm CMOS [J].
Lin, Xiaofeng ;
Liu, Jin ;
Lee, Hoi ;
Liu, Hao .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) :1908-1918
[9]   A 90 nm CMOS Low-Power 60 GHz Transceiver With Integrated Baseband Circuitry [J].
Marcu, Cristian ;
Chowdhury, Debopriyo ;
Thakkar, Chintan ;
Park, Jung-Dong ;
Kong, Ling-Kai ;
Tabesh, Maryam ;
Wang, Yanjie ;
Afshar, Bagher ;
Gupta, Abhinav ;
Arbabian, Amin ;
Gambini, Simone ;
Zamani, Reza ;
Alon, Elad ;
Niknejad, Ali M. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3434-3447
[10]   An 80 mW 40 Gb/s 7-Tap T/2-Spaced Feed-Forward Equalizer in 65 nm CMOS [J].
Momtaz, Afshin ;
Green, Michael M. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (03) :629-639