A Novel Pre-Truncated Fixed-Width Digital Squarer

被引:1
作者
Ashrafi, Ashkan [1 ]
Thota, Sudheep [1 ]
机构
[1] San Diego State Univ, Dept Elect & Comp Engn, San Diego, CA 92182 USA
来源
2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2 | 2008年
关键词
D O I
10.1109/MWSCAS.2008.4616960
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel architecture for a fixed-width pre-truncated squarer. In this architecture, the input of the squarer is partially truncated. The rest of the truncation is occurred at the partial product array. The pretruncation reduces the actual wordlength of the squarer and consequently reduces the complexity of its partial-product array but, it increases the arithmetic error. The partial-product array of the squarer is modified to mitigate this error. The statistical errors of the proposed squarer are calculated and compared with other designs. The squarer is implemented using TSMC 0.13 mu m technology. The post synthesis data of the implementation is provided in this paper, which shows a significant reduction in the chip area.
引用
收藏
页码:958 / 961
页数:4
相关论文
共 6 条