Adiabatic Logic: An Alternative Approach To Low Power Application Circuits

被引:0
|
作者
Bhati, Preeti [1 ]
Rizvi, Navaid Z. [1 ]
机构
[1] Gautam Buddha Univ, Sch Informat & Commun Technol, Greater Noida, India
关键词
PFAL; VLSI; CMOS Logic; Adiabatic logic; MUX; Adder;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Today's major concerns in designing VLSI circuits have been the amount of power dissipated by these circuits. The Adiabatic logic technique is becoming an answer to the problem of power dissipation. The term 'Adiabatic' refers to the change of state that occurs without the loss or gain of heat. The adiabatic switching technique reduces the power dissipation during switching events. But, adiabatic circuits highly depend upon power clock and parameter variations. In this paper mux, one bit sum and carry adder are designed and simulated on cadence Virtuoso using 180nm technology. In an analysis PFAL is compared with conventional CMOS logic on the basis of frequency and supply voltage. The proposed technique shows the reduction of power dissipation as compared to the conventional CMOS design style. And results analysis accomplishes that adiabatic logic can be used for the implementation of relatively large, complex circuits that dissipate less energy than conventional CMOS designs.
引用
收藏
页码:4255 / 4260
页数:6
相关论文
共 50 条
  • [1] Adiabatic circuits for low power logic
    Akers, LA
    Suram, R
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 286 - 289
  • [2] Cascadable adiabatic logic circuits for low-power applications
    Reddy, N. S. S.
    Satyam, M.
    Kishore, K. L.
    IET CIRCUITS DEVICES & SYSTEMS, 2008, 2 (06) : 518 - 526
  • [3] APPLICATION OF FLUIDICS TO LOW POWER LOGIC CIRCUITS
    ISEMAN, JM
    TRASK, RP
    MECHANICAL ENGINEERING, 1968, 90 (07) : 74 - &
  • [4] Low-power register file based on adiabatic logic circuits
    Hu, Jianping
    Li, Hong
    Wu, Yangbo
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 382 - 392
  • [5] Power Efficient Design of Adiabatic Approach for Low Power VLSI Circuits
    Parveen, A.
    Selvi, T. Tamil
    2019 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES 2019), 2019,
  • [6] Adiabatic Approach for Charge Restoration in Low Power Digital Circuits
    Yadav, Ruchi
    Bakshi, Amit
    Chowdhury, Joy
    Das, J. K.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 473 - 477
  • [7] Low power dual transmission gate adiabatic logic circuits and design of SRAM
    Hu, JP
    Xu, TF
    Yu, JJ
    Xia, YS
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 565 - 568
  • [8] Investigation of Wirelessly Powered Circuit for Low-Power Adiabatic Logic Circuits
    Sakai, Masashi
    Sekine, Toshikazu
    Takahashi, Yasuhiro
    2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,
  • [9] Power-Clock-Gating in adiabatic Logic Circuits
    Teichmann, Ph
    Fischer, J.
    Amirante, E.
    Schmitt-Landsiedel, D.
    ADVANCES IN RADIO SCIENCE, 2006, 4 (275-280) : 275 - 280
  • [10] Power-clock gating in adiabatic logic circuits
    Teichmann, P
    Fischer, J
    Henzler, S
    Amirante, E
    Schmitt-Landsiedel, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 638 - 646