An Optimized FPGA Implementation of DCT Architecture for Image and Video Processing Applications

被引:0
作者
Pari, J. Britto [1 ]
Vaithiyanathan, D. [2 ]
机构
[1] Sri Sairam Engn Coll, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
[2] Natl Inst Technol, Dept Elect & Commun Engn, Delhi, India
来源
2019 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET 2019): ADVANCING WIRELESS AND MOBILE COMMUNICATIONS TECHNOLOGIES FOR 2020 INFORMATION SOCIETY | 2019年
关键词
Discrete Cosine Transform; Video coding; Pipelined; MAC; Time Division Multiplexing; Field Programmable Gate Array; TRANSFORM; EFFICIENCY; HEVC; APPROXIMATE; STANDARDS;
D O I
10.1109/wispnet45539.2019.9032787
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The development of portable devices such as digital cameras and mobile phones led to higher amount of research being dedicated to image and video processing systems. In particular, video processing coding technique such as High Efficiency Video Coding (HEVC) requires low power consumption for the multimedia applications, this leads to extensive development in low area and high speed algorithms. The log time Discrete Cosine Transform (DCT) is increasingly employed for compression standards, since it has remarkable energy compaction properties. Pipelined and MAC based DCT have been implemented in digital hardware to offer better compression at very low circuit complexity. In this paper, a Time division multiplexing (TDM) based DCT architecture is implemented using the concept of resource sharing principle which possess low computational complexity and high speed. This hardware implementation results in reduced area and increased speed compared to the conventional DCT architectures implemented in Field Programmable Gate Array (FPGA) devices.
引用
收藏
页码:186 / 191
页数:6
相关论文
共 50 条
  • [41] MODE DEPENDENT DCT/DST FOR INTRA PREDICTION IN BLOCK-BASED IMAGE/VIDEO CODING
    Saxena, Ankur
    Fernandes, Felix C.
    2011 18TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2011, : 1685 - 1688
  • [42] A novel architecture design for VLSI implementation of integer DCT in HEVC standard
    Hassen Loukil
    Nouri Masmoudi
    Multimedia Tools and Applications, 2020, 79 : 23977 - 23993
  • [43] Comparing an FPGA to a Cell for an Image Processing Application
    Rakvic, Ryan N.
    Ngo, Hau
    Broussard, Randy P.
    Ives, Robert W.
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2010,
  • [44] Comparing an FPGA to a Cell for an Image Processing Application
    Ryan N. Rakvic
    Hau Ngo
    Randy P. Broussard
    Robert W. Ives
    EURASIP Journal on Advances in Signal Processing, 2010
  • [45] An orthogonal 16-point approximate DCT for image and video compression
    Thiago L. T. da Silveira
    Fábio M. Bayer
    Renato J. Cintra
    Sunera Kulasekera
    Arjuna Madanayake
    Alice J. Kozakevicius
    Multidimensional Systems and Signal Processing, 2016, 27 : 87 - 104
  • [46] Implementation of Image Steganography Algorithm using Scrambled Image and Quantization Coefficient Modification in DCT
    Banik, Barnali Gupta
    Bandyopadhyay, Samir Kumar
    2015 IEEE INTERNATIONAL CONFERENCE ON RESEARCH IN COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (ICRCICN), 2015, : 400 - 405
  • [47] Fundus image denoising using FPGA hardware architecture
    Fredj, Amira Hadj
    Ben Abdallah, Mariem
    Malek, Jihene
    Azar, Ahmad Taher
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2016, 54 (01) : 1 - 13
  • [48] Dynamic Parallel Computing Architecture for Video Processing
    Bharanitharan, K.
    Paul, Anand
    Jiang, Yung-Chuan
    Wang, Jhing-Fa
    JOURNAL OF INTERNET TECHNOLOGY, 2010, 11 (06): : 867 - 873
  • [49] An FPGA-Based Implementation of a Pipelined FFT Processor for High-Speed Signal Processing Applications
    Ngoc-Hung Nguyen
    Khan, Sheraz Ali
    Kim, Cheol-Hong
    Kim, Jong-Myon
    APPLIED RECONFIGURABLE COMPUTING, 2017, 10216 : 81 - 89
  • [50] An Optimized Architecture of HEVC Core Transform Using Real-Valued DCT Coefficients
    Chatterjee, Subiman
    Sarawadekar, Kishor
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (12) : 2052 - 2056