An Optimized FPGA Implementation of DCT Architecture for Image and Video Processing Applications

被引:0
作者
Pari, J. Britto [1 ]
Vaithiyanathan, D. [2 ]
机构
[1] Sri Sairam Engn Coll, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
[2] Natl Inst Technol, Dept Elect & Commun Engn, Delhi, India
来源
2019 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET 2019): ADVANCING WIRELESS AND MOBILE COMMUNICATIONS TECHNOLOGIES FOR 2020 INFORMATION SOCIETY | 2019年
关键词
Discrete Cosine Transform; Video coding; Pipelined; MAC; Time Division Multiplexing; Field Programmable Gate Array; TRANSFORM; EFFICIENCY; HEVC; APPROXIMATE; STANDARDS;
D O I
10.1109/wispnet45539.2019.9032787
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The development of portable devices such as digital cameras and mobile phones led to higher amount of research being dedicated to image and video processing systems. In particular, video processing coding technique such as High Efficiency Video Coding (HEVC) requires low power consumption for the multimedia applications, this leads to extensive development in low area and high speed algorithms. The log time Discrete Cosine Transform (DCT) is increasingly employed for compression standards, since it has remarkable energy compaction properties. Pipelined and MAC based DCT have been implemented in digital hardware to offer better compression at very low circuit complexity. In this paper, a Time division multiplexing (TDM) based DCT architecture is implemented using the concept of resource sharing principle which possess low computational complexity and high speed. This hardware implementation results in reduced area and increased speed compared to the conventional DCT architectures implemented in Field Programmable Gate Array (FPGA) devices.
引用
收藏
页码:186 / 191
页数:6
相关论文
共 50 条
  • [31] An Optimized SIMD Implementation of the HEVC/H.265 Video Decoder
    Bariani, M.
    Lambruschini, P.
    Raggio, M.
    Pezzoni, L.
    2014 WIRELESS TELECOMMUNICATIONS SYMPOSIUM (WTS), 2014,
  • [32] Low-Power Multiplierless DCT for Image/Video Coders
    Kim, Byoung-Il
    Ziavras, Sotirios G.
    ISCE: 2009 IEEE 13TH INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, VOLS 1 AND 2, 2009, : 287 - 290
  • [33] An area efficient high performance DCT distributed architecture for video compression
    Chen, Yanling
    Cao, Xixin
    Xie, Qingqing
    Peng, Chungan
    9TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY: TOWARD NETWORK INNOVATION BEYOND EVOLUTION, VOLS 1-3, 2007, : 238 - +
  • [34] An area efficient dct architecture for MPEG-2 video encoder
    Kim, K
    Koh, JS
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (01) : 62 - 67
  • [35] An Array-based Scalable Architecture for DCT Computations in Video Coding
    Huang, Jian
    Lee, Jooheung
    Ge, Yimin
    2008 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS AND SIGNAL PROCESSING, VOLS 1 AND 2, 2007, : 451 - +
  • [36] Image and video processing on FPGAs: An Exploration Framework for Real-Time Applications
    Possa, Paulo da Cunha
    El Hadhri, Zied
    Valderrama, Carlos
    10TH IFAC WORKSHOP ON PROGRAMMABLE DEVICES AND EMBEDDED SYSTEMS (PDES 2010), 2010, : 54 - 59
  • [37] Hardware Implementation of DCT/IDCT sharing for HEVC/MPEG Video Coding
    Wu, En-Pei
    Bui, Trong-An
    Chen, Kermit
    Lee, Pei-Jun
    2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2020, : 721 - 723
  • [38] FPGA Implementation of a Novel Dual - BRAM Processor Architecture
    Ignat, Cristian
    Farago, Paul
    Hintea, Sorin
    2020 43RD INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2020, : 124 - 128
  • [39] Design and implementation of Galaxian game based on FPGA Architecture
    Liu Changhua
    Xu Xiaole
    Ding Guodong
    MECHANICAL DESIGN AND POWER ENGINEERING, PTS 1 AND 2, 2014, 490-491 : 1047 - 1052
  • [40] A novel architecture design for VLSI implementation of integer DCT in HEVC standard
    Loukil, Hassen
    Masmoudi, Nouri
    MULTIMEDIA TOOLS AND APPLICATIONS, 2020, 79 (33-34) : 23977 - 23993