Novel Co-Design of NAND Flash Memory and NAND Flash Controller Circuits for Sub-30 nm Low-Power High-Speed Solid-State Drives (SSD)

被引:61
作者
Takeuchi, Ken [1 ]
机构
[1] Univ Tokyo, Dept Elect Engn & Informat Syst, Tokyo 1138656, Japan
关键词
SSD; solid state drive; NAND controller; flash memory; NAND flash memory;
D O I
10.1109/JSSC.2009.2014027
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the cell size of the NAND flash memory has been scaled down by 40%-50% per year and the memory capacity has been doubling every year, a solid-state drive (SSD) that uses NAND as mass storage for personal computers and enterprise servers is attracting much attention. To realize a low-power high-speed SSD, the co-design of NAND flash memory and NAND controller circuits is essential. In this paper, three new circuit technologies, the selective bit-line precharge scheme, the advanced source-line program, and the intelligent interleaving, are proposed. In the selective bit-line precharge scheme, an unnecessary bit-line precharge is removed during the verify-read and consequently the current consumption decreases by 23%. In the advanced source-line program scheme, a hierarchical source-line structure is adopted. The load capacitance during the program pulse is reduced by 90% without a die size overhead. As a result, the current consumption is reduced by 48%. Finally, with the intelligent interleaving, a current pea is suppressed and a high-speed parallel write operation of the NAND flash memories is achieved. By using these three technologies, both the NAND flash memory and the NAND controller circuits are best optimized. At the sub-30 nm generation, the current consumption of the NAND flash memory decreases by 60% and the SSD speed improves by 150% without a cost penalty or circuit noise.
引用
收藏
页码:1227 / 1234
页数:8
相关论文
共 17 条
[1]  
[Anonymous], IEEE INT SOL STAT CI
[2]  
[Anonymous], IEEE ISSCC
[3]  
Aritome S., 1990, International Electron Devices Meeting 1990. Technical Digest (Cat. No.90CH2865-4), P111, DOI 10.1109/IEDM.1990.237214
[4]  
HARA T, 2005, ISSCC, P44
[5]   A 120-mm(2) 64-Mb NAND Flash memory achieving 180 ns/Byte effective program speed [J].
Kim, JK ;
Sakui, K ;
Lee, SS ;
Itoh, Y ;
Kwon, SC ;
Kanazawa, K ;
Lee, KJ ;
Nakamura, H ;
Kim, KY ;
Himeno, T ;
Kim, JR ;
Kanda, K ;
Jung, TS ;
Oshima, Y ;
Suh, KD ;
Hashimoto, K ;
Ahn, ST ;
Miyamoto, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (05) :670-680
[6]  
Masuoka F., 1987, IEDM Dig. Tech. Papers, P552
[7]  
PARK C, 2006, NVSMW, P17
[8]  
Peng YL, 2008, IEEE INT C NETW SENS, P543
[9]   A 70nm 16Gb 16-level-cell NAND flash memory [J].
Shibata, Noboru ;
Maejima, Hiroshi ;
Isobe, Katsuaki ;
Iwasa, Kiyoaki ;
Nakagawa, Michio ;
Fujiu, Masaki ;
Shimizu, Takahiro ;
Honma, Mitsuaki ;
Hoshi, Satoru ;
Kawaai, Toshimasa ;
Kanebako, Kazunori ;
Yoshikawa, Susumu ;
Tabata, HideyUki ;
Inoue, Atsushi ;
Takahashi, Toshiyuki ;
Shano, Toshifumi ;
Komatsu, Yukio ;
Nagaba, Katsushi ;
Kosakai, Mitsuhiko ;
Motohashi, Noriaki ;
Kanazawa, Kazuhisa ;
Imamiya, Kenichi ;
Nakai, Hiroto .
2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, :190-191
[10]  
SUH KD, 1995, ISSCC DIG TECH PAP I, V38, P128, DOI 10.1109/ISSCC.1995.535460