A Digital Timing Mismatch Calibration Technique in Time-Interleaved ADCs

被引:45
|
作者
Li, Jing [1 ]
Wu, Shuangyi [1 ]
Liu, Yang [1 ]
Ning, Ning [1 ]
Yu, Qi [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
关键词
Digital calibration; time-interleaved analog-to-digital converter (TIADC); timing mismatch; CONVERTER;
D O I
10.1109/TCSII.2014.2327333
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A digital calibration scheme is proposed to minimize the timing mismatch in time-interleaved analog-to-digital converters (TIADCs). First, the scheme is to subtract the outputs from adjacent channel ADCs and to utilize the expectations of the absolute value of the subtracted results to represent the actual sampling time interval. The timing mismatch is recognized by comparing these expectations. The obtained information is fed back to adjust variable delay buffers, thus reducing the timing mismatch. The application of this scheme to a 12-bit 1.6 GS/s four-channel TIADC is demonstrated. Simulation results show that with an input signal whose bandwidth is limited to the Nyquist frequency, the proposed timing mismatch calibration scheme is effective and capable of reducing the mismatch to the minimum. Compared with traditional calibration schemes, the proposed scheme is more feasible to implement and consumes less power and chip area.
引用
收藏
页码:486 / 490
页数:5
相关论文
共 50 条
  • [41] Background Timing Mismatch Calibration Techniques in High-Speed Time-Interleaved ADCs: A Tutorial Review
    Guo, Mingqiang
    Sin, Sai-Weng
    Qi, Liang
    Xu, Dengke
    Wang, Guoxing
    Martins, Rui P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (06) : 2564 - 2569
  • [42] A self-calibration technique for time-interleaved pipeline ADCs
    Hakkarainen, V
    Sumanen, L
    Aho, M
    Waltari, M
    Halonen, K
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 825 - 828
  • [43] A Low Complexity All-Digital Background Calibration Technique for Time-Interleaved ADCs
    Chen, Hongmei
    Yin, Yongsheng
    Deng, Honghui
    Lin, Fujiang
    VLSI DESIGN, 2016,
  • [44] A DIGITAL BACKGROUND CALIBRATION METHOD FOR TIME-INTERLEAVED ADCS BASED ON FREQUENCY SHIFTING TECHNIQUE
    Zheng, Yanze
    Mei, Sitao
    Sun, Sicheng
    Zhao, Yijiu
    METROLOGY AND MEASUREMENT SYSTEMS, 2024, 31 (03) : 481 - 495
  • [45] A Review on Calibration Methods of Timing-Skew in Time-Interleaved ADCs
    Li, Xin
    Huang, Cheng
    Ding, Desheng
    Wu, Jianhui
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (02)
  • [46] A Fast Converging Correlation-Based Background Timing Skew Calibration Technique by Digital Windowing for Time-Interleaved ADCs
    Tao, Yunsong
    Ragab, Kareem
    Shao, Jin
    Chen, Pengpeng
    Zhong, Yi
    Jie, Lu
    Sun, Nan
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 21 - 25
  • [47] Recent Progress on Calibration Methods of Timing Skew in Time-Interleaved ADCS
    Yang, Huijing
    Zhang, Ruidong
    Ren, Mingyuan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (14)
  • [48] Methodology for mismatch reduction in time-interleaved ADCs
    Soudan, Michael
    Farrell, Ronan
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 352 - 355
  • [49] Calibration on timing skew mismatch in time-interleaved ADCs based on self-adaptive particle swarm algorithm
    Deng, Jiawei
    Liu, Chen
    Luo, Xiangdong
    JOURNAL OF INSTRUMENTATION, 2025, 20 (01):
  • [50] A Calibration Approach of Timing Mismatch in 2-channel Time-Interleaved ADCs for Multi-Carrier Signals
    Hou, Yonghong
    Wang, Lijun
    Li, Shichao
    Wang, Liwei
    Lv, Hualong
    2018 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS WORKSHOPS (ICC WORKSHOPS), 2018,