A Digital Timing Mismatch Calibration Technique in Time-Interleaved ADCs

被引:45
|
作者
Li, Jing [1 ]
Wu, Shuangyi [1 ]
Liu, Yang [1 ]
Ning, Ning [1 ]
Yu, Qi [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
关键词
Digital calibration; time-interleaved analog-to-digital converter (TIADC); timing mismatch; CONVERTER;
D O I
10.1109/TCSII.2014.2327333
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A digital calibration scheme is proposed to minimize the timing mismatch in time-interleaved analog-to-digital converters (TIADCs). First, the scheme is to subtract the outputs from adjacent channel ADCs and to utilize the expectations of the absolute value of the subtracted results to represent the actual sampling time interval. The timing mismatch is recognized by comparing these expectations. The obtained information is fed back to adjust variable delay buffers, thus reducing the timing mismatch. The application of this scheme to a 12-bit 1.6 GS/s four-channel TIADC is demonstrated. Simulation results show that with an input signal whose bandwidth is limited to the Nyquist frequency, the proposed timing mismatch calibration scheme is effective and capable of reducing the mismatch to the minimum. Compared with traditional calibration schemes, the proposed scheme is more feasible to implement and consumes less power and chip area.
引用
收藏
页码:486 / 490
页数:5
相关论文
共 50 条
  • [31] A Background Timing Skew Calibration Technique in Time-Interleaved ADCs With Second Order Compensation
    Li, Dengquan
    Ding, Ruixue
    Zhu, Zhangming
    Yang, Yintang
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 53 - 56
  • [32] Machine-Learning-Based Mismatch Calibration for Time-Interleaved ADCs
    Qin, Jiajun
    Zhong, Wentao
    Cao, Yi
    Li, Jiaming
    Cao, Zhe
    Zhao, Lei
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (08) : 2012 - 2019
  • [33] Mismatch calibration methods for high-speed Time-Interleaved ADCs
    Benabes, Philippe
    Lelandais-Perrault, Caroline
    Le Dortz, Nicolas
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 49 - 52
  • [34] Digital Blind Background Calibration of Imperfections in Time-Interleaved ADCs
    Mafi, Hamidreza
    Yargholi, Mostafa
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (06) : 1504 - 1514
  • [35] A Fully Digital Background Calibration Technique for M-Channel Time-Interleaved ADCs
    Sadeque Reza Khan
    Adnan Ahmed Hashmi
    GoangSeog Choi
    Circuits, Systems, and Signal Processing, 2017, 36 : 3303 - 3319
  • [36] A Fully Digital Background Calibration Technique for M-Channel Time-Interleaved ADCs
    Khan, Sadeque Reza
    Hashmi, Adnan Ahmed
    Choi, GoangSeog
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (08) : 3303 - 3319
  • [37] Joint background calibration of gain and timing mismatch errors with low hardware cost for time-interleaved ADCs
    Zhang, Jie
    Zhang, Hong
    Yang, Bo
    Zhang, Ruizhi
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 203 - 210
  • [38] A Sign-Equality-Based Background Timing-Mismatch Calibration Algorithm for Time-Interleaved ADCs
    Kang, Hyun-Wook
    Hong, Hyeok-Ki
    Park, Sanghoon
    Kim, Ki-Jin
    Ahn, Kwang-Ho
    Ryu, Seung-Tak
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (06) : 518 - 522
  • [39] A Sign-Equality-Based Background Timing-Mismatch Calibration Algorithm for Time-Interleaved ADCs
    Kang, Hyun-Wook
    Hong, Hyeok-Ki
    Park, Sanghoon
    Kim, Ki-Jin
    Ahn, Kwang-Ho
    Ryu, Seung-Tak
    IEEE Transactions on Circuits and Systems II: Express Briefs, 2016, 63 (06): : 518 - 522
  • [40] Adaptive blind calibration of timing offset and gain mismatch for two-channel time-interleaved ADCs
    Huang, Steven
    Levy, Bernard C.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (06) : 1278 - 1288