A Digital Timing Mismatch Calibration Technique in Time-Interleaved ADCs

被引:46
|
作者
Li, Jing [1 ]
Wu, Shuangyi [1 ]
Liu, Yang [1 ]
Ning, Ning [1 ]
Yu, Qi [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
关键词
Digital calibration; time-interleaved analog-to-digital converter (TIADC); timing mismatch; CONVERTER;
D O I
10.1109/TCSII.2014.2327333
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A digital calibration scheme is proposed to minimize the timing mismatch in time-interleaved analog-to-digital converters (TIADCs). First, the scheme is to subtract the outputs from adjacent channel ADCs and to utilize the expectations of the absolute value of the subtracted results to represent the actual sampling time interval. The timing mismatch is recognized by comparing these expectations. The obtained information is fed back to adjust variable delay buffers, thus reducing the timing mismatch. The application of this scheme to a 12-bit 1.6 GS/s four-channel TIADC is demonstrated. Simulation results show that with an input signal whose bandwidth is limited to the Nyquist frequency, the proposed timing mismatch calibration scheme is effective and capable of reducing the mismatch to the minimum. Compared with traditional calibration schemes, the proposed scheme is more feasible to implement and consumes less power and chip area.
引用
收藏
页码:486 / 490
页数:5
相关论文
共 50 条
  • [21] Background Timing Mismatch Calibration Techniques in High-Speed Time-Interleaved ADCs: A Tutorial Review
    Guo, Mingqiang
    Sin, Sai-Weng
    Qi, Liang
    Xu, Dengke
    Wang, Guoxing
    Martins, Rui P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (06) : 2564 - 2569
  • [22] A simple, digital method for background estimation of timing mismatches in time-interleaved ADCs
    Konopacki, Jacek
    Machniewski, Jan
    PRZEGLAD ELEKTROTECHNICZNY, 2022, 98 (09): : 174 - 177
  • [23] Digital background calibration algorithm and its FPGA implementation for timing mismatch correction of time-interleaved ADC
    Abbaszadeh, Asgar
    Aghdam, Esmaeil N.
    Rosado-Munoz, Alfredo
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 99 (02) : 299 - 310
  • [24] All-Digital Calibration of Timing Mismatch Error in Time-Interleaved Analog-to-Digital Converters
    Chen, Shuai
    Wang, Luke
    Zhang, Hong
    Murugesu, Rosanah
    Dunwell, Dustin
    Carusone, Anthony Chan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (09) : 2552 - 2560
  • [25] Error detection and calibration for Time-Interleaved ADCs
    Ping, Yifan
    Yang, Xinquan
    Kuang, Yin
    Lin, Wei
    2014 XXXITH URSI GENERAL ASSEMBLY AND SCIENTIFIC SYMPOSIUM (URSI GASS), 2014,
  • [26] Novel Multi-Stage Feedback Technique for Time Skew Calibration in Time-Interleaved ADCs
    Hu, Min
    Yi, Pengxing
    Hao, Zhengxu
    Zhou, Zhitong
    IEEE ACCESS, 2024, 12 : 188940 - 188956
  • [27] Estiamtion and Correction of Mismatch Errors in Time-Interleaved ADCs
    Wang, Zhigang
    Guo, Lianping
    Tian, Shulin
    Liu, Tao
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (05): : 629 - 635
  • [28] A foreground digital calibration algorithm for time-interleaved ADCs with low computational complexity
    Wang, Song
    Cheng, Xu
    Guo, Zi-Yu
    Han, Jun
    MICROELECTRONICS JOURNAL, 2023, 136
  • [29] Digital background calibration algorithm and its FPGA implementation for timing mismatch correction of time-interleaved ADC
    Asgar Abbaszadeh
    Esmaeil N. Aghdam
    Alfredo Rosado-Muñoz
    Analog Integrated Circuits and Signal Processing, 2019, 99 : 299 - 310
  • [30] A timing mismatch calibration method for time-interleaved ADC based on spectral characteristics
    College of Electronic Information and Control Engineering, Beijing University of Technology, Beijing
    100124, China
    Tien Tzu Hsueh Pao, 3 (587-590): : 587 - 590