A Digital Timing Mismatch Calibration Technique in Time-Interleaved ADCs

被引:45
|
作者
Li, Jing [1 ]
Wu, Shuangyi [1 ]
Liu, Yang [1 ]
Ning, Ning [1 ]
Yu, Qi [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
关键词
Digital calibration; time-interleaved analog-to-digital converter (TIADC); timing mismatch; CONVERTER;
D O I
10.1109/TCSII.2014.2327333
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A digital calibration scheme is proposed to minimize the timing mismatch in time-interleaved analog-to-digital converters (TIADCs). First, the scheme is to subtract the outputs from adjacent channel ADCs and to utilize the expectations of the absolute value of the subtracted results to represent the actual sampling time interval. The timing mismatch is recognized by comparing these expectations. The obtained information is fed back to adjust variable delay buffers, thus reducing the timing mismatch. The application of this scheme to a 12-bit 1.6 GS/s four-channel TIADC is demonstrated. Simulation results show that with an input signal whose bandwidth is limited to the Nyquist frequency, the proposed timing mismatch calibration scheme is effective and capable of reducing the mismatch to the minimum. Compared with traditional calibration schemes, the proposed scheme is more feasible to implement and consumes less power and chip area.
引用
收藏
页码:486 / 490
页数:5
相关论文
共 50 条
  • [1] An efficient digital calibration technique for timing mismatch in time-interleaved ADCs
    Chen Hongmei
    Jian Maochen
    Yin Yongsheng
    Lin Fujiang
    Cui Qing
    IEICE ELECTRONICS EXPRESS, 2016, 13 (13):
  • [2] A channel multiplexing digital calibration technique for timing mismatch of time-interleaved ADCs
    Yin, Yong-Sheng
    Liu, Liu
    Chen, Hong-Mei
    Deng, Hong-Hui
    Meng, Xu
    Wu, Jing-Sheng
    Wang, Zhong-Feng
    IEICE ELECTRONICS EXPRESS, 2019, 16 (19):
  • [3] Digital background calibration for timing mismatch in time-interleaved ADCs
    Chen, HH
    Lee, J
    Chen, JT
    ELECTRONICS LETTERS, 2006, 42 (02) : 74 - 75
  • [4] All-digital background calibration technique for timing mismatch of time-interleaved ADCs
    Chen, Hongmei
    Pan, Yunsheng
    Yin, Yongsheng
    Lin, Fujiang
    INTEGRATION-THE VLSI JOURNAL, 2017, 57 : 45 - 51
  • [5] Timing Mismatch Background Calibration for Time-Interleaved ADCs
    Tang, Tzu-Yi
    Tsai, Tsung-Heng
    Chen, Kevin
    TENCON 2012 - 2012 IEEE REGION 10 CONFERENCE: SUSTAINABLE DEVELOPMENT THROUGH HUMANITARIAN TECHNOLOGY, 2012,
  • [6] A Full-Band Timing Mismatch Calibration Technique in Time-Interleaved ADCs
    Li, Jing
    Ye, Xin
    Luo, Jian
    Ning, Ning
    Yu, Qi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (06)
  • [7] A Novel Calibration Algorithm for Timing Mismatch in Time-Interleaved ADCs
    Cao, Yu
    Miao, Peng
    Li, Fei
    2019 5TH INTERNATIONAL CONFERENCE ON FRONTIERS OF SIGNAL PROCESSING (ICFSP 2019), 2019, : 126 - 130
  • [8] A Novel Two-Stage Timing Mismatch Calibration Technique for Time-Interleaved ADCs
    Lu, Zhifei
    Zhang, Wei
    Tang, He
    Peng, Xizhu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (06) : 887 - 891
  • [9] A ramp-based background calibration technique for timing mismatch in time-interleaved ADCs
    Yu, Yahan
    Miao, Peng
    Li, Fei
    Wang, Di
    Zhang, Haotian
    Ding, Ankang
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2025, 193
  • [10] A Scalable Bandwidth Mismatch Calibration Technique for Time-Interleaved ADCs
    Park, Yunsoo
    Kim, Jintae
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (11) : 1889 - 1897