Defect metrology challenges for the 45 nm technology node and beyond

被引:1
|
作者
Patel, Dilip [1 ]
Hanrahan, Jeffrey [1 ]
Lim, Kyuhong [1 ]
Godwin, Milton [1 ]
Figliozzi, Peter [1 ]
Sheu, Dale [2 ]
机构
[1] Int SEMATECH Mfg Initiat, 2706 Montopolis Dr, Austin, TX 78741 USA
[2] Adv Technol Dev Facil, Austin, TX USA
来源
METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XX, PTS 1 AND 2 | 2006年 / 6152卷
关键词
defect metrology; defect detection; wafer inspection; metrology; ITRS;
D O I
10.1117/12.664190
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Without the ability to detect potential yield-limiting defects in-line, the yield learning cycle is severely crippled, compromising the financial success of chip makers. As design rules shrink, device yield is seriously affected by smaller size particle and patterned defects that were not important in the past. These mechanisms are becoming more difficult to detect with current defect detection tools and techniques. The optical defect inspection tools that are currently available do not adequately detect defects, while scanning electron microscope (SEM) based inspection tools are too slow. With each successive technology node, optical inspection becomes less capable relative to the previous technology. As sensitivity is increased to detect smaller defects, the nuisance defect rate increases commensurately. Line-edge roughness (LER) and subtle process variations are making it more difficult to detect defects of interest (DOI). Smaller defects mean smaller samples available for energy dispersive x-ray analysis (EDX), necessitating an improved or new methodology for elemental analysis. This paper reviews these and some other challenges facing defect metrology at the 45 rim technology node and beyond. The challenges in areas of patterned and unpatterned wafer inspection, defect review, and defect characterization are outlined along with proposed solutions. It also provides an overview of several ongoing projects conducted at International SEMATECH Manufacturing Initiative (ISMI) to address these challenges.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] New FEOL cleaning technology for advanced devices beyond 45 nm node
    Tomita, Hiroshi
    Yamada, Yuji
    Nagashima, Hidenobu
    Ishikawa, Norio
    Taniguchi, Yumiko
    ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES VIII, 2008, 134 : 185 - +
  • [22] High-resolution and high-precision pattern placement metrology for the 45 nm node and beyond
    Klose, G.
    Buttgereit, U.
    Arnz, M.
    Rosenkranz, N.
    EMLC 2008: 24TH EUROPEAN MASK AND LITHOGRAPHY CONFERENCE, 2008, 6792
  • [23] HVM Metrology Challenges towards the 5 nm Node
    Bunday, Benjamin
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXX, 2016, 9778
  • [24] New inline AFM metrology tool suited for LSI manufacturing at the 45-nm node and beyond
    Edamura, Manabu
    Kunitomo, Yuichi
    Morimoto, Takafumi
    Sekino, Satoshi
    Kurenuma, Toru
    Kembo, Yukio
    Watanabe, Masahiro
    Baba, Shuichi
    Hidaka, Kishio
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXI, PTS 1-3, 2007, 6518
  • [25] Application challenges with double patterning technology (DPT) beyond 45nm
    Park, Jungchul
    Hsu, Stephen
    Van Den Broeke, Douglas
    Chen, J. Fung
    Dusa, Mircea
    Socha, Robert
    Finders, Jo
    Vleeming, Bert
    van Oosten, Anton
    Nikolsky, Peter
    Wiaux, Vincent
    Hendrickx, Eric
    Bekaert, Joost
    Vandenberghe, Geert
    PHOTOMASK TECHNOLOGY 2006, PTS 1 AND 2, 2006, 6349
  • [26] Meeting manufacturing metrology challenges at 90 nm and beyond
    Bunday, Benjamin
    Godwin, Milton
    Lipscomb, Pete
    Patel, Dilip
    Bishop, Michael
    Allgair, John
    Diebold, Alain C.
    MICRO, 2005, 23 (07): : 31 - 41
  • [27] Advanced π-FET technology for 45 nm technology node
    Eng, Yi-Chuen
    Lin, Jyi-Tsong
    IPFA 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2007, : 185 - +
  • [28] Technology challenges and enablers to extend Cu metallization to beyond 7 nm node
    Nogami, Takeshi
    Huang, H.
    Shobha, H.
    Patlolla, R.
    Kelly, J.
    Penny, C.
    Hu, C-K
    Sil, D.
    DeVries, S.
    Lee, J.
    Nguyen, S.
    Jiang, L.
    Demarest, J.
    Li, J.
    Lian, G.
    Ali, M.
    Bhosale, P.
    Lanzillo, N.
    Motoyama, K.
    Lian, S.
    Standaert, T.
    Bonilla, G.
    Edelstein, D.
    Haran, B.
    2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T18 - T19
  • [29] A 193 nm microscope for CD metrology for the 32nm node and beyond
    Bodermann, Bernd
    Li, Zhi
    Pilarski, Frank
    Bergmann, Detlef
    26TH EUROPEAN MASK AND LITHOGRAPHY CONFERENCE, 2010, 7545
  • [30] Gaps Analysis for CD Metrology Beyond the 22 nm Node
    Bunday, Benjamin
    Germer, Thomas A.
    Vartanian, Victor
    Cordes, Aaron
    Cepler, Aron
    Settens, Charles
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVII, 2013, 8681