An optimized embedded adder for digital signal processing applications

被引:1
|
作者
Bharathan, Kala [1 ]
Ramachandran, Seshasayanan [1 ]
机构
[1] Anna Univ, ECE Dept, Madras, Tamil Nadu, India
关键词
Embedded logic; adder; low power; Booth multiplier; XOR gate; delay;
D O I
10.3906/elk-1412-140
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, an embedded logic full adder (PRO-FA) circuit in transistor level is proposed that reduces logic complexity, consumes low power, and is low area. The design is implemented for 1 bit and then is further extended to 64 bits. The area obtained for 1-bit PRO-FA is 2.85 mu m(2) and is built using only 13 transistors. The PDP of the proposed adder is 459.4x 10(-18) Ws and ADP is 128.25 mu m(2) ps and is compared with the earlier reported designs. Furthermore, a 16-, 32-, 64-bit both linear and square-root carry select adder/subtractor (CSLAS) structure is proposed. Realistic testing in terms of power and delay is performed for the proposed logic by implementing it on 8 x 8 modified Booth, array, and Wallace tree multiplier architectures. The efficiency of the proposed circuits in DSP architecture like 4-tap FIR filter is demonstrated. Overall delay for CSLAS is reduced to 70% when compared to the conventional one. The implementations are done using the Cadence Virtuoso tool with TSMC 28 nm LP CMOS technology and are found to have power savings of up to 76%. The present proposed architectures offer significant improvement in terms of power and speed in comparison to other reported architectures.
引用
收藏
页码:5224 / 5237
页数:14
相关论文
共 50 条
  • [41] A SURVEY OF MULTIDIMENSIONAL DIGITAL SIGNAL-PROCESSING AND APPLICATIONS
    VENETSANOPOULOS, AN
    ALTA FREQUENZA, 1987, 56 (08): : 315 - 326
  • [42] A digital signal processing course for communication systems applications
    Ruggieri, M
    IEEE TRANSACTIONS ON EDUCATION, 1996, 39 (02) : 153 - 157
  • [43] Applications of Digital Signal Processing Methods in Ultrasonic Flowmeters
    Gerasimov, Sergey
    Glushnev, Vladimir
    Panov, Mikhail
    2018 IV INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGIES IN ENGINEERING EDUCATION (INFORINO), 2018,
  • [44] Infrared radiometer with digital signal processing for medical applications
    Porumb, GG
    Sterian, AR
    Spulber, O
    Piscureanu, MC
    ROMOPTO 2000: SIXTH CONFERENCE ON OPTICS, 2000, 4430 : 674 - 679
  • [45] Efficient Logarithmic Converters for Digital Signal Processing Applications
    De Caro, Davide
    Petra, Nicola
    Strollo, Antonio G. M.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (10) : 667 - 671
  • [46] Dynamic Stochastic Computing for Digital Signal Processing Applications
    Liu, Siting
    Han, Jie
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 604 - 609
  • [47] Applications of convex optimization in signal processing and digital communication
    Luo, ZQ
    MATHEMATICAL PROGRAMMING, 2003, 97 (1-2) : 177 - 207
  • [48] Digital Signal Processing for Visible Light Communication Applications
    Chow, Chi-Wai
    Chen, Guan-Hong
    Peng, Ching-Wei
    Wei, Liang-Yu
    Yeh, Chien-Hung
    Liu, Yang
    2019 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE (ACP), 2019,
  • [49] Digital Signal Processing technology and applications in hearing aids
    Luo, H
    Arndt, H
    2002 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I AND II, 2002, : 1727 - 1730
  • [50] APPLICATIONS OF SZEGO POLYNOMIALS TO DIGITAL SIGNAL-PROCESSING
    JONES, WB
    NJASTAD, O
    ROCKY MOUNTAIN JOURNAL OF MATHEMATICS, 1991, 21 (01) : 387 - 436