An optimized embedded adder for digital signal processing applications

被引:1
|
作者
Bharathan, Kala [1 ]
Ramachandran, Seshasayanan [1 ]
机构
[1] Anna Univ, ECE Dept, Madras, Tamil Nadu, India
关键词
Embedded logic; adder; low power; Booth multiplier; XOR gate; delay;
D O I
10.3906/elk-1412-140
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, an embedded logic full adder (PRO-FA) circuit in transistor level is proposed that reduces logic complexity, consumes low power, and is low area. The design is implemented for 1 bit and then is further extended to 64 bits. The area obtained for 1-bit PRO-FA is 2.85 mu m(2) and is built using only 13 transistors. The PDP of the proposed adder is 459.4x 10(-18) Ws and ADP is 128.25 mu m(2) ps and is compared with the earlier reported designs. Furthermore, a 16-, 32-, 64-bit both linear and square-root carry select adder/subtractor (CSLAS) structure is proposed. Realistic testing in terms of power and delay is performed for the proposed logic by implementing it on 8 x 8 modified Booth, array, and Wallace tree multiplier architectures. The efficiency of the proposed circuits in DSP architecture like 4-tap FIR filter is demonstrated. Overall delay for CSLAS is reduced to 70% when compared to the conventional one. The implementations are done using the Cadence Virtuoso tool with TSMC 28 nm LP CMOS technology and are found to have power savings of up to 76%. The present proposed architectures offer significant improvement in terms of power and speed in comparison to other reported architectures.
引用
收藏
页码:5224 / 5237
页数:14
相关论文
共 50 条
  • [31] Implementation of optimized digital filter using sklansky adder and kogge stone adder
    Prasath, Ajay A. M.
    Arjun, R., V
    Deepaknath, K.
    Gayathree, K.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 661 - 664
  • [32] A FAST SIGNAL ADDER FOR APPLICATIONS WITH CALORIMETERS
    SEIXAS, JM
    CALOBA, LP
    SOUZA, MN
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1994, 350 (1-2): : 300 - 304
  • [33] Guest Editorial: New Frontiers in Signal Processing Applications and Embedded Processing Technologies
    John McAllister
    Maire O’Neill
    Maxime Pelcat
    Journal of Signal Processing Systems, 2016, 84 : 293 - 294
  • [34] Optimization of Memory Banking in Embedded Multidimensional Signal Processing Applications
    Balasa, Florin
    Abuaesh, Noha
    Gingu, Cristian V.
    Zhu, Hongwei
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2880 - 2883
  • [35] Guest Editorial: New Frontiers in Signal Processing Applications and Embedded Processing Technologies
    McAllister, John
    O'Neill, Maire
    Pelcat, Maxime
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2016, 84 (03): : 293 - 294
  • [36] Area-efficient parallel adder with faithful approximation for image and signal processing applications
    Palanisamy, Gnanambikai
    Natarajan, Vijeyakumar Krishnasamy
    Sundaram, Kalaiselvi
    IET IMAGE PROCESSING, 2019, 13 (13) : 2587 - 2594
  • [37] Applications of convex optimization in signal processing and digital communication
    Zhi-Quan Luo
    Mathematical Programming, 2003, 97 : 177 - 207
  • [38] Optimized software synthesis for digital signal processing algorithms: An evolutionary approach
    Teich, J
    Zitzler, E
    Bhattacharyya, SS
    1998 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS-SIPS 98: DESIGN AND IMPLEMENTATION, 1998, : 589 - 598
  • [39] HISTORY AND BIOMEDICAL APPLICATIONS OF DIGITAL SIGNAL AND IMAGE PROCESSING
    Prochazka, A.
    Vysata, O.
    2014 INTERNATIONAL WORKSHOP ON COMPUTATIONAL INTELLIGENCE FOR MULTIMEDIA UNDERSTANDING (IWCIM), 2014,
  • [40] Scratchpad Memory Optimizations for Digital Signal Processing Applications
    Gilani, Syed Z.
    Kim, Nam Sung
    Schulte, Michael
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 974 - 979