An optimized embedded adder for digital signal processing applications

被引:1
|
作者
Bharathan, Kala [1 ]
Ramachandran, Seshasayanan [1 ]
机构
[1] Anna Univ, ECE Dept, Madras, Tamil Nadu, India
关键词
Embedded logic; adder; low power; Booth multiplier; XOR gate; delay;
D O I
10.3906/elk-1412-140
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, an embedded logic full adder (PRO-FA) circuit in transistor level is proposed that reduces logic complexity, consumes low power, and is low area. The design is implemented for 1 bit and then is further extended to 64 bits. The area obtained for 1-bit PRO-FA is 2.85 mu m(2) and is built using only 13 transistors. The PDP of the proposed adder is 459.4x 10(-18) Ws and ADP is 128.25 mu m(2) ps and is compared with the earlier reported designs. Furthermore, a 16-, 32-, 64-bit both linear and square-root carry select adder/subtractor (CSLAS) structure is proposed. Realistic testing in terms of power and delay is performed for the proposed logic by implementing it on 8 x 8 modified Booth, array, and Wallace tree multiplier architectures. The efficiency of the proposed circuits in DSP architecture like 4-tap FIR filter is demonstrated. Overall delay for CSLAS is reduced to 70% when compared to the conventional one. The implementations are done using the Cadence Virtuoso tool with TSMC 28 nm LP CMOS technology and are found to have power savings of up to 76%. The present proposed architectures offer significant improvement in terms of power and speed in comparison to other reported architectures.
引用
收藏
页码:5224 / 5237
页数:14
相关论文
共 50 条
  • [21] Synchronous SRAM for digital signal processing applications
    Shulman, D
    ELECTRONICS LETTERS, 1997, 33 (07) : 562 - 564
  • [22] DIGITAL FILTERING FOR RADAR SIGNAL PROCESSING APPLICATIONS
    ECHARD, JD
    BOORSTYN, RR
    IEEE TRANSACTIONS ON AUDIO AND ELECTROACOUSTICS, 1972, AU20 (01): : 42 - &
  • [23] DIGITAL SIGNAL-PROCESSING FOR VIDEO APPLICATIONS
    DRAHEIM, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (03) : 280 - 285
  • [24] Digital optical signal processing for telecommunication applications
    Dorren, HJS
    Hill, MT
    Liu, Y
    Ju, H
    Tangdiongga, E
    Smit, MK
    Khoe, GD
    2005 7TH INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS, VOL 2, PROCEEDINGS, 2005, : 25 - 28
  • [26] An Optimized Implementation of Logarithm Hardware Generator for Digital Signal Processing
    Van-Thuan Sai
    Van-Phuc Hoang
    2016 IEEE SIXTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2016, : 153 - 157
  • [27] Portable digital clock generator for digital signal processing applications
    Olsson, T
    Nilsson, P
    ELECTRONICS LETTERS, 2003, 39 (19) : 1372 - 1374
  • [28] Digital signal processing with embedded system for advanced mobile communications
    Takizawa, Yumi
    Yatano, Saki
    Fukasawa, Atsushi
    PROCEEDINGS OF THE 2ND WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, SIGNALS AND TELECOMMUNICATIONS (CISST '08): CIRCUITS, SYSTEMS, SIGNAL & COMMUNICATIONS, 2008, : 98 - +
  • [29] Embedded software development challenges in the Digital Signal Processing era
    Linn, J
    5TH INTERNATIONAL SYMPOSIUM ON AUTONOMOUS DECENTRALIZED SYSTEMS, PROCEEDINGS, 2001, : 299 - 300
  • [30] Composite Spintronic Accuracy-Configurable Adder for Low Power Digital Signal Processing
    Angizi, Shaahin
    He, Zhezhi
    DeMara, Ronald F.
    Fan, Deliang
    PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 391 - 396