Piecewise analysis and modeling of circuit pack temperature cycling data

被引:3
作者
Joyce, Toby
Lisay, Edward J., Jr.
Dalton, David E.
Punch, Jeff M.
Shellmer, Michael S.
Kher, Shirish N.
Goyal, Suresh
机构
[1] Lucent Technologies' ReliabilityEngineering Group, Blanchardstown, Dublin
[2] Trinity College, Dublin
[3] University of Massachusetts, Middlesex Collegein, Bedford, MA
[4] Micro-Mechanical Engineering, Stokes Research Institute, University of Limerick
[5] Centre Fortelecommunications Value-Chain Research (CTVR), SFI-funded Multi-university Research Programme, Bell Laboratories
[6] Lucent technologies, Northeast Integration Center, North Andover, MA
[7] Test and Reliability Research Group, Bell Labs Ireland, Blanchardstown
关键词
D O I
10.1002/bltj.20175
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Temperature cycling environmental stress testing (EST) of circuit packs is a standard test procedure for the precipitation of latent defects in order to minimize early product lifecycle customer returns. EST is an expensive, energy-intensive bottleneck in the manufacturing process, one that is based on empiricisms that may be out of date. This presents great opportunity for optimization and test cost reduction. This paper describes the characterization of temperature cycling through analysis and modeling of process data in order to optimize the test parameters-ramp rate, temperature extremes, dwell times, and number of cycles. Failure data from circuit packs tested at a Lucent facility is analyzed using a regression technique and graphical inspection. The dwell and ramp periods of the test are considered in a piecewise manner. A cost model is applied based on distributions fitted to the failure data. The analysis yields a methodology for the dynamic, value-based optimization of temperature cycling EST. (C) 2006 Lucent Technologies Inc.
引用
收藏
页码:21 / 37
页数:17
相关论文
共 23 条
  • [1] [Anonymous], 1995, ENV STRESS SCREENING
  • [2] British Telecom, 1987, HDB REL DAT COMP US
  • [3] CARUSO H, 1995, P A REL MAI, P233, DOI 10.1109/RAMS.1995.513251
  • [4] Graphical analysis and guidelines for step-stress testing
    Donovan, J
    Loll, V
    Punch, J
    [J]. ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 2003 PROCEEDINGS, 2003, : 528 - 533
  • [5] EPSTEIN GA, 1998, P REL MAINT S RAMS 9, P37
  • [6] An improved test process model for cost reduction
    Goyal, S
    Mosher, JH
    [J]. BELL LABS TECHNICAL JOURNAL, 2006, 11 (01) : 173 - 190
  • [7] Hobbs G.K., 2000, HALT HASS, DOI [10.1109/RAMS.2012.6175457, DOI 10.1109/RAMS.2012.6175457]
  • [8] Improving the manufacturing test interval and costs for telecommunication equipment
    Jain, AK
    Saraidaridis, CI
    [J]. ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 1999 PROCEEDINGS, 1999, : 410 - 417
  • [9] JENSEN F, 1982, BURNIN ENG APPROACH
  • [10] Kalbfleisch J. D., 2002, Wiley series in probability and statistics