Signal Integrity Analysis of DDR3 High-Speed Memory Module

被引:9
|
作者
Chen, Cheng-Kuan [1 ]
Guo, Wei-Da [1 ]
Yu, Chun-Huang [2 ]
Wuo, Ruey-Beei [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
[2] NanYa Technol Corp NTC, DIMM R&D Dept, Taoyuan, Taiwan
关键词
D O I
10.1109/EDAPS.2008.4736009
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a complete simulation methodology is introduced to analyze the signal integrity in a Double Data Rate (DDR3) high-speed memory module. The equivalent models of the first-level package and various discontinuities in Printed Circuit Board (PCB) are extracted, and then linked together by using general transmission-line models for the interconnections. Good agreements between the simulated and measured scattering parameters have confirmed the practicability of the simulation methodology. The fly-by structure is found to be crucial and thinner transmission lines around the Synchronous Dynamic Random Memory (SDRAM) region should be employed for achieving impedance matching with suitable design graph constructed accordingly. Finally, the effects of these models on the eye diagram are simulated to access their significance, for which the fly-by design is found to be the most critical, followed in order by package connections, via transitions, serpentine delay lines, and bends.
引用
收藏
页码:101 / +
页数:2
相关论文
共 50 条
  • [1] High-Speed Transmitter Designs for DDR3 SDRAM Memory Interfaces
    Zheng, Lim Zong
    Mustaffa, Mohd Tafir
    Sin, Ch'ng Siew
    8TH INTERNATIONAL CONFERENCE ON ROBOTIC, VISION, SIGNAL PROCESSING & POWER APPLICATIONS: INNOVATION EXCELLENCE TOWARDS HUMANISTIC TECHNOLOGY, 2014, 291 : 365 - 371
  • [2] Signal Integrity Characterization of High-Speed DDR Interface
    Kato, Takuya
    Yamamoto, Shintaro
    Sudo, Toshio
    Ono, Yasushi
    Takahashi, Eiji
    Yamada, Toru
    2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [3] Noise Immunity Improvement in the RESET Signal of DDR3 SDRAM Memory Module
    Jun, Seung Mo
    Seok, Jong Hyun
    Yoo, Ho Jin
    Kim, Do Hyung
    Han, You Keun
    Kim, Woo Seop
    Choi, Joo Sun
    Cho, Jun Dong
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 343 - 348
  • [4] DDR3 Interconnect Optimization - Signal Integrity and Timing Analysis Perspective
    Sharma, Hitesh
    Mervin, J.
    Selvakumar, David
    2015 INTERNATIONAL CONFERENCE ON CONTROL, ELECTRONICS, RENEWABLE ENERGY AND COMMUNICATIONS (ICCEREC), 2015, : 42 - 47
  • [5] Reflection Reduction on DDR3 High-Speed Bus by Improved PSO
    Li, Huiyong
    Jiang, Hongxu
    Li, Bo
    Duan, Miyi
    SCIENTIFIC WORLD JOURNAL, 2014,
  • [6] Power Integrity Chip-Package-PCB Co-Simulation for I/O Interface of DDR3 High-Speed Memory
    Chuang, Hao-Hsiang
    Wu, Shu-Jung
    Hong, Ming-Zhang
    Hsu, Darren
    Huang, Raphael
    Hsiao, Li Chang
    Wu, Tzong-Lin
    IEEE EDAPS: 2008 ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2008, : 31 - +
  • [7] DDR3 SDRAM MEMORY INTERFACE DESIGN FOR COM MODULE
    Pavlovic, Marko
    Radulovic, Srdan
    Stojkovic, Zeljko
    Nenadic, Nikola
    2012 20TH TELECOMMUNICATIONS FORUM (TELFOR), 2012, : 1072 - 1075
  • [8] DDR2/DDR3 Interface Signal Integrity Analysis Based on IBM Generic Package Model
    Wen, Yin
    Gui, Pang Ze
    Tao, Han Hai
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2010 (CSTIC 2010), 2010, 27 (01): : 923 - 928
  • [9] High-speed Memory Signal Integrity Compliance using the CNN
    Bang, Hyunje
    Lee, Junesang
    Ham, Daiho
    Bae, Sungho
    2022 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY & SIGNAL/POWER INTEGRITY, EMCSI, 2022, : 122 - 122
  • [10] Quick System-Level DDR3 Signal Integrity Simulation Research
    RunJing Zhou
    YuanYuan Hao
    JinSong Hu
    JournalofElectronicScienceandTechnology, 2013, 11 (03) : 286 - 290