Digital circuit design using intrinsic evolvable hardware

被引:0
|
作者
Zhang, Y [1 ]
Smith, SL [1 ]
Tyrrell, AM [1 ]
机构
[1] Univ York, Dept Elect, York YO10 5DD, N Yorkshire, England
来源
2004 NASA/DOD CONFERENCE ON EVOLVABLE HARDWARE, PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the application of intrinsic evolvable hardware to combinational circuit design and synthesis, as an alternative to conventional approaches. This novel reconfigurable architecture is inspired by Cartesian Genetic Programming and dedicated for implementing high performance digital image filters on a custom Xilinx Virtex FPGA xcv1000, together with a flexible local interconnection hierarchy. As a highly parallel architecture, it scales linearly with the filter complexity. It is reconfigured by an external genetic reconfiguration processing unit with a hardware GA implementation embedded. Due to pipelining, parallelization and no function call overhead, it yields a significant speedup of one to two orders of magnitude over a software implementation, which is especially useful for the real-time applications. The experimental results conclude that in terms of computational effort, filtered image signal and implementation cost, the intrinsic evolvable hardware solution outperforms traditional approaches.
引用
收藏
页码:55 / 62
页数:8
相关论文
共 50 条
  • [31] A new evolvable hardware approach to digital circuits using cultural algorithms
    Pan, Zhongliang
    Chen, Ling
    Zhang, Guangzhao
    DYNAMICS OF CONTINUOUS DISCRETE AND IMPULSIVE SYSTEMS-SERIES B-APPLICATIONS & ALGORITHMS, 2007, 14 : 781 - 785
  • [32] Design and applications of backpropagation evolvable hardware
    Sahni, V.
    Pyara, V.P.
    Journal of the Institution of Engineers (India), Part CP: Computer Engineering Division, 2003, 84 (2 NOV.): : 60 - 65
  • [33] Scalable and Accelerated Self-healing Control Circuit Using Evolvable Hardware
    Deepanjali, S.
    Noor, Mahammad S. K.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2024, 29 (02)
  • [34] Image filter design with evolvable hardware
    Sekanina, L
    APPLICATIONS OF EVOLUTIONARY COMPUTING, PROCEEDINGS, 2002, 2279 : 255 - 266
  • [35] Some aspects of an evolvable hardware approach for multiple-valued combinational circuit design
    Kalganova, T
    Miller, JF
    Fogarty, TC
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, 1998, 1478 : 78 - 89
  • [36] Towards intrinsic evolvable hardware for predictive lossless image compression
    He, Jingsong
    Yao, Xin
    Tang, Jian
    SIMULATED EVOLUTION AND LEARNING, PROCEEDINGS, 2006, 4247 : 632 - 639
  • [37] Packet classification with evolvable hardware Hash functions - An intrinsic approach
    Widiger, H
    Salomon, R
    Timmermann, D
    BIOLOGICALLY INSPIRED APPROACHES TO ADVANCED INFORMATION TECHNOLOGY, PROCEEDINGS, 2006, 3853 : 64 - 79
  • [38] Adaptive Combinational Logic Circuits Based on Intrinsic Evolvable Hardware
    Zhu Jixiang
    Li Yuanxiang
    Zhang Wei
    Xia Xuewen
    Xu Xing
    2009 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1-5, 2009, : 3010 - +
  • [39] Design of Self-repairing Control Circuit for Brushless DC Motor Based on Evolvable Hardware
    Zhu, Ping
    Yao, Rui
    Du, Junjie
    2017 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2017, : 214 - 220
  • [40] Parallelism of Evolutionary Design of Image Filters for Evolvable Hardware Using GPU
    Wu, Chih-Hung
    Chiang, Chin-Yuan
    Chen, Yi-Han
    2013 14TH ACIS INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING, ARTIFICIAL INTELLIGENCE, NETWORKING AND PARALLEL/DISTRIBUTED COMPUTING (SNPD 2013), 2013, : 592 - 597