Digital circuit design using intrinsic evolvable hardware

被引:0
|
作者
Zhang, Y [1 ]
Smith, SL [1 ]
Tyrrell, AM [1 ]
机构
[1] Univ York, Dept Elect, York YO10 5DD, N Yorkshire, England
来源
2004 NASA/DOD CONFERENCE ON EVOLVABLE HARDWARE, PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the application of intrinsic evolvable hardware to combinational circuit design and synthesis, as an alternative to conventional approaches. This novel reconfigurable architecture is inspired by Cartesian Genetic Programming and dedicated for implementing high performance digital image filters on a custom Xilinx Virtex FPGA xcv1000, together with a flexible local interconnection hierarchy. As a highly parallel architecture, it scales linearly with the filter complexity. It is reconfigured by an external genetic reconfiguration processing unit with a hardware GA implementation embedded. Due to pipelining, parallelization and no function call overhead, it yields a significant speedup of one to two orders of magnitude over a software implementation, which is especially useful for the real-time applications. The experimental results conclude that in terms of computational effort, filtered image signal and implementation cost, the intrinsic evolvable hardware solution outperforms traditional approaches.
引用
收藏
页码:55 / 62
页数:8
相关论文
共 50 条
  • [21] A novel self-adaptive Circuit design technique based on evolvable hardware
    Zhang, Jun-Bin
    Cai, Jin-Yan
    Meng, Ya-Feng
    Meng, Tian-Zhen
    INTERNATIONAL JOURNAL OF AUTOMATION AND COMPUTING, 2020, 17 (05) : 744 - 751
  • [22] Toward an evolvable neuromolecular hardware: a hardware design fbr a multilevel artificial brain with digital circuits
    Chen, JC
    Chen, RD
    NEUROCOMPUTING, 2002, 42 : 9 - 34
  • [23] A family of compact genetic algorithms for intrinsic evolvable hardware
    Gallagher, JC
    Vigraham, S
    Kramer, G
    IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2004, 8 (02) : 111 - 126
  • [24] Performance analysis of intrinsic embedded evolvable hardware using memetic and genetic algorithms
    Chandrasekharan, Ranjith
    Rani, S. P. Joy Vasantha
    INTERNATIONAL JOURNAL OF BIO-INSPIRED COMPUTATION, 2020, 15 (01) : 43 - 51
  • [25] An intrinsic evolvable hardware based on multiplexer module array
    Zhu, Jixiang
    Li, Yuanxiang
    He, Guoliang
    Xia, Xuewen
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, PROCEEDINGS, 2007, 4684 : 35 - +
  • [26] Evolvable hardware: From on-chip circuit synthesis to evolvable space systems
    Stoica, A
    30TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2000, : 161 - 169
  • [27] Design of adaptive mathematical morphology filter using evolvable hardware
    College of Automation Engineering, Nanjing University of Aeronautics and Astronautics, Nanjing 210016, China
    Zhongguo Dianji Gongcheng Xuebao, 2008, 3 (23-28): : 23 - 28
  • [28] The Design of Evolvable Hardware Image Filters Using Fuzzy Sets
    Wu, Chih-Hung
    Chen, Chien-Jung
    Chiang, Chin Yuan
    2012 CONFERENCE ON TECHNOLOGIES AND APPLICATIONS OF ARTIFICIAL INTELLIGENCE (TAAI), 2012, : 238 - 243
  • [29] Design of Evolvable Hardware for Robotic Navigation
    Yong Liu 1
    WuhanUniversityJournalofNaturalSciences, 2001, (Z1) : 547 - 554
  • [30] An intrinsic evolvable and online adaptive evolvable fuzzy hardware scheme for packet switching network
    Li, JH
    Lim, MH
    Cao, Q
    2004 NASA/DOD CONFERENCE ON EVOLVABLE HARDWARE, PROCEEDINGS, 2004, : 109 - 112