High-level test compaction techniques

被引:5
|
作者
Ravi, S [1 ]
Lakshminarayana, G
Jha, NK
机构
[1] NEC Corp Ltd, C & C Res Labs, Princeton, NJ 08540 USA
[2] Alphion Corp, Eatontown, NJ 07724 USA
[3] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
基金
美国国家科学基金会;
关键词
D O I
10.1109/TCAD.2002.1013895
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Available register-transfer level (RTL) test generation techniques do not make a concerted effort to reduce the test application time associated with the derived tests. Chip tester memory limitations, increasing tester costs, etc., make it imperative that the issue of generating compact tests at the RTL be addressed and consolidated with the known gains of high-level testing. In this paper, the authors provide a comprehensive framework for generating compact tests for an RTL circuit. They develop a series of techniques that exploit the inherent parallelism available in symbolic test(s) derived for RTL module(s). These techniques enable them to schedule testing of multiple modules in parallel as well as perform test pipelining. In addition, the authors also present design for testability (DFT) techniques for lowering test application time. Using a maximum bipartite matching formulation, they choose a low-overhead set of test enhancements that can achieve compact tests. The authors' techniques can seamlessly plug into any, generic high-level test framework. Their experimental results in the context of one such framework indicate that the proposed methodology achieves an average reduction in test application time of 54.2% for the example circuits.
引用
收藏
页码:827 / 841
页数:15
相关论文
共 50 条
  • [1] High-level synthesis techniques for functional test pattern execution
    Hong, IK
    Kirovski, D
    Kornegay, K
    Potkonjak, M
    INTEGRATION-THE VLSI JOURNAL, 1998, 25 (02) : 161 - 180
  • [2] Fast sequential circuit test generation using high-level and gate-level techniques
    Rudnick, EM
    Vietti, R
    Ellis, A
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 570 - 576
  • [3] Effective techniques for high-level ATPG
    Corno, F
    Cumani, G
    Reorda, MS
    Squillero, G
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 225 - 230
  • [4] HIGH-LEVEL SYMPOSIUM ON MULTILAYER TECHNIQUES
    不详
    LASER FOCUS-ELECTRO-OPTICS, 1983, 19 (10): : 62 - &
  • [5] High-level test synthesis: a survey
    Ghosh, I
    Jha, NK
    INTEGRATION-THE VLSI JOURNAL, 1998, 26 (1-2) : 79 - 99
  • [6] COMPILATION TECHNIQUES FOR A HIGH-LEVEL LANGUAGE PROCESSOR
    WATSON, BW
    WITHAGEN, WJ
    STEVENS, MPJ
    MICROPROCESSING AND MICROPROGRAMMING, 1991, 32 (1-5): : 29 - 36
  • [7] New method of high-level test synthesis
    College of Computer Science and Technology, Harbin Engineering University, Harbin 150001, China
    不详
    Beijing Youdian Daxue Xuebao, 2009, 1 (34-38):
  • [8] Special issue on high-level test synthesis
    Agrawal, VD
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (02): : 75 - 75
  • [9] HIGH-LEVEL TEST-GENERATION FOR VLSI
    BHATTACHARYA, D
    MURRAY, BT
    HAYES, JP
    COMPUTER, 1989, 22 (04) : 16 - 24
  • [10] High-level and hierarchical test sequence generation
    Jervan, G
    Peng, Z
    Goloubeva, O
    Reorda, MS
    Violante, M
    SEVENTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2002, : 169 - 174