Efficient Broadband Current-Mode Adder-Quantizer Design for Continuous-Time Sigma-Delta Modulators

被引:7
作者
Park, Chang-Joon [1 ]
Onabajo, Marvin [1 ]
Geddada, Hemasundar Mohan [1 ]
Karsilayan, Aydin Ilker [1 ]
Silva-Martinez, Jose [1 ]
机构
[1] Texas A&M Univ, Analog & Mixed Signal Ctr, Dept Elect & Comp Engn, College Stn, TX 77843 USA
关键词
Current-mode adder; feed-forward (FF) sigma-delta modulators; flash analog-to-digital converter (ADC); low-power circuit design; process-voltage-temperature (PVT) variation; quantizer; summing stage; tunable circuits; FLASH ADC; DYNAMIC-RANGE; BANDWIDTH; DB;
D O I
10.1109/TVLSI.2014.2353058
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3-bit current-mode flash quantizer with current summing stage in a commercial 90-nm CMOS technology is presented. The topology is intended for low-power feed-forward continuous-time sigma-delta modulators. Current summation is realized using a common-gate structure. Replicas of the input signal current are compared with the reference currents through high-impedance nodes that ease the signal quantization. The comparison stage employs reset switches to enable fast comparisons. The proposed approach involves zero crossing comparators, and it employs current references instead of voltage references that demand a power-hungry resistive ladder. Results show that the proposed current-mode approach is faster than the conventional voltage-mode flash approach, and it requires a smaller input capacitance while consuming 53% less power. A 3-bit prototype design has a measured effective number of bits over 2.6 bits up to 2-GHz clock frequency with 10-MHz full-scale input signal. At 1.48-GHz clock frequency, the static differential nonlinearity (DNL) and integral nonlinearity (INL) errors are within -0.206 least significant bit (LSB) and 0.206 LSB, respectively. The proposed current-mode flash analog-to-digital converter (ADC) core dissipates 3.34-mW analog power from a 1.2 V supply while operating at 1.48 GHz. The core area of the ADC including the biasing circuitry is 0.0276 mm(2).
引用
收藏
页码:1920 / 1930
页数:11
相关论文
共 23 条
[1]   A Low Power 6-bit Flash ADC With Reference Voltage and Common-Mode Calibration [J].
Chen, Chun-Ying ;
Le, Michael Q. ;
Kim, Kwang Young .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) :1041-1046
[2]  
Chiang CC, 2007, INTEGR CIRCUIT SYST, P1
[3]   A Continuous Time Multi-Bit ΔΣ ADC Using Time Domain Quantizer and Feedback Element [J].
Dhanasekaran, Vijay ;
Gambhir, Manisha ;
Elsayed, Mohamed M. ;
Sanchez-Sinencio, Edgar ;
Silva-Martinez, Jose ;
Mishra, Chinmaya ;
Chen, Lei ;
Pankratz, Erik J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (03) :639-650
[4]  
Geddada H. M., IEEE T VER IN PRESS
[5]   On the implementation of input-feedforward delta-sigma modulators [J].
Gharbiya, A ;
Johns, DA .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (06) :453-457
[6]   IMPEDANCE BOOSTING TECHNIQUES BASED ON BICMOS TECHNOLOGY [J].
HADRI, S ;
LEUNG, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (02) :157-161
[7]   A background comparator calibration technique for flash analog-to-digital converters [J].
Huang, CC ;
Wu, JT .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (09) :1732-1740
[8]   A 6-b 4.1-GS/s Flash ADC With Time-Domain Latch Interpolation in 90-nm CMOS [J].
Kim, Jong-In ;
Sung, Ba-Ro-Saim ;
Kim, Wan ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) :1429-1441
[9]   A 5-bit 3.2-GS/s Flash ADC With a Digital Offset Calibration Scheme [J].
Lin, Ying-Zu ;
Lin, Cheng-Wu ;
Chang, Soon-Jyh .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) :509-513
[10]   A 25 MHz Bandwidth 5th-Order Continuous-Time Low-Pass Sigma-Delta Modulator With 67.7 dB SNDR Using Time-Domain Quantization and Feedback [J].
Lu, Cho-Ying ;
Onabajo, Marvin ;
Gadde, Venkata ;
Lo, Yung-Chung ;
Chen, Hsien-Pu ;
Periasamy, Vijayaramalingam ;
Silva-Martinez, Jose .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (09) :1795-1808