FPGA/DSP-based implementation of a high-performance multi-channel counter

被引:1
|
作者
Baronti, F. [1 ]
Lazzeri, A. [1 ]
Roncella, R. [1 ]
Saletti, R. [1 ]
机构
[1] Univ Pisa, Dip Ingn Informaz Elettron, I-56122 Pisa, Italy
关键词
Counting circuits; Digital measurements; Digital signal processors; Digital systems; Field programmable gate arrays; TIME; TECHNOLOGY;
D O I
10.1016/j.sysarc.2009.03.002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A high-performance configurable multi-channel counter is presented. The system has been implemented on a small-size and low-cost Commercial-Off-The-Shelf (COTS) FPGA/DSP-based board, and features 64 input channels, a maximum counting rate of 45 MHz, and a minimum integration window (time resolution) of 24 mu s with a 23 b counting depth. In particular, the time resolution depends on both the selected counting bit-depth and the number of acquisition channels: indeed, with a 8 b counting depth, the time resolution reaches the value of 8 mu s if all the 64 input channels are enabled, whereas it lowers to 378 ns if only 2 channels are used. Thanks to its flexible architecture and performance, the system is suitable in highly demanding photon counting applications based on SPAD arrays, as well as in many other scientific experiments. Moreover, the collected counting results are both real-time processed and transmitted over a high-speed IEEE 1394 serial link. The same link is used to remotely set up and control the entire acquisition process, thus giving the system a even higher degree of flexibility. Finally, a theoretical model of general use which immediately provides the overall system performance is described. The model is then validated by the reported experimental results. (C) 2009 Elsevier B.V. All rights reserved.
引用
收藏
页码:310 / 316
页数:7
相关论文
共 50 条
  • [1] FPGA/DSP-based configurable multi-channel counter
    Audino, D.
    Baronti, F.
    Lazzeri, A.
    Roncella, R.
    Saletti, R.
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 376 - 382
  • [2] DSP-Based Multi-Channel Spectral Shuffling Applied to Optical Networks
    Abbade, Marcelo L. F.
    Nogueira, Marcelo P.
    Santos, Melissa O.
    Fagotto, Eric A. M.
    Bonani, Luiz H.
    Aldaya, Ivan
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2020, 32 (03) : 154 - 157
  • [3] Design and impelimentation of DSP-based multi-channel power measurement system
    Yoo, Jae-Guen
    Lee, Sang-Ick
    Jeon, Jeong-Chay
    Choe, Gyu-Ha
    2006 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-7, 2006, : 2879 - +
  • [4] Design of multi-channel redundant control system based on DSP and FPGA
    Liang, Yue
    Chen, Li
    Xu, Bingshi
    2022 IEEE 6TH ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC), 2022, : 76 - 82
  • [5] Design and Implementation of a Multi-channel HDLC Protocol Controller based on FPGA
    Gu Yonghong
    Huang Wei
    Yang Qiaoli
    MANUFACTURING SCIENCE AND TECHNOLOGY, PTS 1-8, 2012, 383-390 : 6840 - 6845
  • [6] Design and Implementation of Multi-channel Video Monitor System Based on FPGA
    Xia, Jingbo
    Zhao, Xiaohuan
    Wu, Jiang
    2ND INTERNATIONAL SYMPOSIUM ON COMPUTER NETWORK AND MULTIMEDIA TECHNOLOGY (CNMT 2010), VOLS 1 AND 2, 2010, : 457 - 460
  • [7] Implementation of a multi-channel UART controller based on FIFO technique and FPGA
    Yu, Shouqian
    Yi, Lili
    Chen, Weihai
    Wen, Zhaojin
    ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2633 - 2638
  • [8] FPGA implementation of a multi-channel HDLC protocol transceiver
    Gao, ZB
    Liu, JF
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1300 - 1302
  • [9] Design of multi-channel analog acquisition system based on DSP plus FPGA architecture
    Zhang, Yi
    Wang, Yanyong
    Jiang, Zhe
    Jiang, Yutong
    Zhang, Xiaozheng
    2020 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE COMMUNICATION AND NETWORK SECURITY (CSCNS2020), 2021, 336
  • [10] Design and Implementation of Multi-channel Digital Down-converter Based on DSP
    Huang, Bo
    2011 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), VOLS 1-4, 2012, : 1846 - 1850