A New Circuit-Level Technique for Leakage and Short-Circuit Power Reduction of Static Logic Gates in 22-nm CMOS Technology

被引:14
|
作者
Maryan, Mohammad Moradinezhad [1 ]
Amini-Valashani, Majid [1 ]
Azhari, Seyed Javad [1 ]
机构
[1] Iran Univ Sci & Technol IUST, Dept Elect & Elect Engn, Tehran, Iran
关键词
Leakage power dissipation; Input-controlled leakage restrainer transistor (ICLRT); Deep submicron; Static logic gates; DYNAMIC SLEEP TRANSISTOR; HIGH-SPEED; FULL-ADDERS; SRAM DESIGN; BODY BIAS; VOLTAGE; OPTIMIZATION; METHODOLOGY;
D O I
10.1007/s00034-020-01639-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The leakage power, a.k.a. static power, increases in deep-submicron technologies due to short-channel effects. This article proposes a novel input-controlled leakage restrainer transistor (ICLRT)-based technique to reduce leakage power as well as the short-circuit power. The main idea is to place a PMOS and an NMOS ICLRT on top of the pull-up network (PUN) and at the bottom of the pull-down network (PDN), respectively, on all paths from either the supply voltage or the ground to the output. The ICLRTs are deliberately used as a stack structure while being controlled by the input signals to lead the output to stronger low and high logic levels. In fact, the proposed technique reduces the leakage and short-circuit currents and, consequently, powers by increasing the threshold voltage and decreasing the gate-source voltage of the main transistors. Using the proposed technique, logical NOT, NAND, NOR, XOR, and XNOR static gates are designed and evaluated by SPICE simulations in 22-nm BSIM4 (level-54 parameters) CMOS technology. Simulation results with 0.9-V power supply voltage show that power-delay product (PDP) is reduced by 27.66%, 16.7%, and 21.58% for NOT, NOR, and XOR with respect to its best counterpart and by 32.62%, 47%, 49.23%, and 38.77% for NOT, NAND, NOR, and XOR with respect to the conventional static CMOS structures. Furthermore, Monte Carlo analysis is also performed to ensure the stability and robustness of the circuit's performance in the presence of the process, voltage, and temperature (PVT) variations.
引用
收藏
页码:3536 / 3560
页数:25
相关论文
共 40 条
  • [31] A Simulation Study of NBTI Impact on 14-nm Node FinFET Technology for Logic Applications: Device Degradation to Circuit-Level Interaction
    Mishra, Subrat
    Amrouch, Hussam
    Joe, Jerin
    Dabhi, Chetan K.
    Thakor, Karansingh
    Chauhan, Yogesh S.
    Henkel, Joerg
    Mahapatra, Souvik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (01) : 271 - 278
  • [32] Low-Leakage Power-Rail ESD Clamp Circuit With Gated Current Mirror in a 65-nm CMOS Technology
    Aliolaguirre, Federico A.
    Keri, Ming-Dou
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2638 - 2641
  • [33] A 90 nm Static CMOS Technology Gate-Level Integrated Circuit Layout Classification and Error Detection Using EfficientNet Model
    Ilagan, Lorena
    Concepcion, Ronnie, II
    Cabatuan, Melvin
    Roque, Christian Raymund
    2020 IEEE 12TH INTERNATIONAL CONFERENCE ON HUMANOID, NANOTECHNOLOGY, INFORMATION TECHNOLOGY, COMMUNICATION AND CONTROL, ENVIRONMENT, AND MANAGEMENT (HNICEM), 2020,
  • [34] Design Technique for Simultaneous Reduction of Leakage Power and Contention Current for Wide fanin Domino Logic Based 32:1 Multiplexer Circuit
    Mehrotra, Shruti
    Patnaik, Satwik
    Pattanaik, Manisha
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 905 - 910
  • [35] New Low-Leakage Power-Rail ESD Clamp Circuit in a 65-nm Low-Voltage CMOS Process
    Ker, Ming-Dou
    Chiu, Po-Yen
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (03) : 474 - 483
  • [36] Design of 2xVDD-Tolerant Power-Rail ESD Clamp Circuit With Consideration of Gate Leakage Current in 65-nm CMOS Technology
    Wang, Chang-Tzu
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (06) : 1460 - 1465
  • [37] An Ultrafast Active Quenching Active Reset Circuit with 50% SPAD Afterpulsing Reduction in a 28 nm FD-SOI CMOS Technology Using Body Biasing Technique
    Dolatpoor Lakeh, Mohammadreza
    Kammerer, Jean-Baptiste
    Aguenounon, Enagnon
    Issartel, Dylan
    Schell, Jean-Baptiste
    Rink, Sven
    Cathelin, Andreia
    Calmon, Francis
    Uhring, Wilfried
    SENSORS, 2021, 21 (12)
  • [38] Design and Evaluation of Low Power and High Speed Logic Circuit Based on the Modified Gate Diffusion Input (m-GDI) Technique in 32nm CNTFET Technology
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    Darabi, Abdolreza
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 67 - 72
  • [39] New Design of 2 x VDD-Tolerant Power-Rail ESD Clamp Circuit for Mixed-Voltage I/O Buffers in 65-nm CMOS Technology
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 178 - 182
  • [40] A New 16-bit Low-Power PVT-Calibrated Time-Based Differential Analog-to-Digital Converter (ADC) Circuit in CMOS 65nm Technology
    El-Bayoumi, Abdullah
    Mostafa, Hassan
    Soliman, Ahmed M.
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 492 - 493