Modular design of a factor-graph-based inference engine on a System-On-Chip (SoC)

被引:1
作者
Sugiarto, Indar [1 ,2 ]
Conradt, Joerg [3 ]
机构
[1] Petra Christian Univ, Dept Elect Engn, Surabaya, Indonesia
[2] Univ Manchester, Sch Comp Sci, Manchester, Lancs, England
[3] Tech Univ Munich, Neurosci Syst Theory, Munich, Germany
关键词
Discrete factor graph; Population coding; System-on-Chip; Re-configurable computing;
D O I
10.1016/j.micpro.2018.04.002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Factor graphs are probabilistic graphical frameworks for modeling complex and dynamic systems. They can be used in a broad range of application domains, from machine learning and robotics, to signal processing and digital communications. One important aspect that makes a factor graph very useful and very promising to be applied widely is its inference mechanism that is suitable for performing a complex model-based reasoning. However, its features have not fully explored and factor graphs are still used mainly as modeling tools that run on standard computers. Whereas in real applications such as robotics, one needs a practical implementation of such a framework. In this paper, we describe the development of a factor-graph-based inference engine that runs on a System-on-Chip (SoC). Running natively on a low level hardware, our factor graph engine delivers highest performance for real-time applications. We designed the embedded architecture so that it conveys important aspects such as modularity, scalability, flexibility and platform-friendly framework. The proposed architecture has customizable levels of parallelism as well as re-configurable modules that are extensible to accommodate large networks. We optimized the design to achieve high efficiency in terms of clock latency and resources consumption. We have tested our design on Xilinx Zynq-7000 SoCs and the implementation result demonstrates that the proposed framework can potentially be extended into a massively distributed probabilistic computing engine.
引用
收藏
页码:53 / 64
页数:12
相关论文
共 50 条
  • [1] A Review of Hardware Acceleration for Computational Genomics
    Aluru, Srinivas
    Jammula, Nagakishore
    [J]. IEEE DESIGN & TEST, 2014, 31 (01) : 19 - 30
  • [2] [Anonymous], INT J ROBOTICS RES
  • [3] Aqueel S., 2011, INT J COMPUT SCI INF, V3
  • [4] Banerjee P, 2002, LECT NOTES COMPUT SC, V2571, P246
  • [5] Beck J., 2012, Advances in Neural Information Processing Systems, V25, P3059
  • [6] Ben Asher Y., 2010, 2010 IEEE/ACM/IFIP International Conference on Hardware/Software Codesign and System Synthesis (CODES+ISSS), P155
  • [7] Bishop C.M., 2006, PATTERN RECOGN, V4, P738, DOI DOI 10.1117/1.2819119
  • [8] Capalija Davor, 2009, Proceedings of the 2009 International Conference on Field-Programmable Technology (FPT 2009), P285, DOI 10.1109/FPT.2009.5377658
  • [9] MODELING A DYNAMIC ENVIRONMENT USING A BAYESIAN MULTIPLE HYPOTHESIS APPROACH
    COX, IJ
    LEONARD, JJ
    [J]. ARTIFICIAL INTELLIGENCE, 1994, 66 (02) : 311 - 344
  • [10] Dean J, 2004, USENIX ASSOCIATION PROCEEDINGS OF THE SIXTH SYMPOSIUM ON OPERATING SYSTEMS DESIGN AND IMPLEMENTATION (OSDE '04), P137