Analysis of postirradiation annealing of n-channel power vertical double-diffused metal-oxide-semiconductor transistors

被引:23
|
作者
Ristic, GS [1 ]
Pejovic, MM [1 ]
Jaksic, AB [1 ]
机构
[1] Univ Nish, Fac Elect Engn, YU-18000 Nish, Serbia, Yugoslavia
关键词
D O I
10.1063/1.372368
中图分类号
O59 [应用物理学];
学科分类号
摘要
The behavior of densities of the oxide trapped charge and the interface traps in gamma-ray irradiated n-channel power vertical double-diffused metal-oxide-semiconductor transistors during annealing at different temperatures and gate biases has been investigated. The experimental results have revealed the existence of a latent interface trap buildup (LITB) process. By use of numerical modeling, based on the hydrogen-water (H-W) model, the LITB process has been successfully simulated. The interface trap densities have been determined by both the midgap and the charge pumping methods, and the results have shown good qualitative agreement between these two methods. Isochronal annealing and switching bias experiments have also been performed. The experimental results are consistent with the H-W model. (C) 2000 American Institute of Physics. [S0021-8979(00)05507-9].
引用
收藏
页码:3468 / 3477
页数:10
相关论文
共 50 条
  • [31] Impacts of SiN deposition parameters on n-channel metal-oxide-semiconductor field-effect-transistors
    Lu, Ching-Sen
    Lin, Horng-Chih
    Huang, Tiao-Yuan
    SOLID-STATE ELECTRONICS, 2008, 52 (10) : 1584 - 1588
  • [32] Effect of tensile stress on the various components of the off current of n-channel metal-oxide-semiconductor transistors
    Yang, Peizhen
    Lau, W. S.
    Ho, V.
    Loh, C. H.
    Siah, S. Y.
    Chan, L.
    APPLIED PHYSICS LETTERS, 2007, 91 (07)
  • [33] ANISOTROPY OF PIEZORESISTANCE IN N-CHANNEL INVERSION-LAYERS OF METAL-OXIDE-SEMICONDUCTOR TRANSISTORS ON (001)SI
    MARUYAMA, T
    ZAIMA, S
    KOIDE, Y
    KANDA, Y
    YASUDA, Y
    JOURNAL OF APPLIED PHYSICS, 1990, 68 (11) : 5687 - 5691
  • [34] HIGH-VOLTAGE N-CHANNEL METAL-OXIDE-SEMICONDUCTOR TECHNOLOGY
    ABBOTT, RS
    ELLUL, JP
    HADAWAY, RA
    WHITE, JJ
    CANADIAN JOURNAL OF PHYSICS, 1985, 63 (06) : 897 - 900
  • [35] Dual-Stepped Gate Vertical Double-Diffused Metal-Oxide-Semiconductor Field-Effect Transistor with Enhanced Device Performance
    Sidar, Devesh Singh
    Parmar, Onika
    Mishra, Zeesha
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2024, 221 (04):
  • [36] Modelling of kinetics of creation and passivation of interface traps in metal-oxide-semiconductor transistors during postirradiation annealing
    Ristic, GS
    Pejovic, MM
    Jaksic, AB
    JOURNAL OF APPLIED PHYSICS, 1998, 83 (06) : 2994 - 3000
  • [37] Observation of double peak in the substrate current versus gate voltage characteristics of n-channel metal-oxide-semiconductor field effect transistors
    Anil, KG
    Eisele, I
    Mahapatra, S
    APPLIED PHYSICS LETTERS, 2001, 78 (15) : 2238 - 2240
  • [38] 4H-SiC layer with multiple trenches in lateral double-diffused metal-oxide-semiconductor transistors for high temperature and high voltage applications
    Sohrabi-Movahed, Amir
    Orouji, Ali Asghar
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2023, 41 (06):
  • [39] Investigation of impact ionization in strained-Si n-channel metal-oxide-semiconductor field-effect transistors
    Kang, Ting-Kuo
    Huang, Po-Chin
    Sa, Yu-Huan
    Wu, San-Lein
    Chang, Shoou-Jinn
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2664 - 2667
  • [40] Novel Bulk Silicon Lateral Double-Diffused Metal-Oxide-Semiconductor Field-Effect Transistors Using Step Thickness Technology in Drift Region
    Huang, Shi
    Guo, Yufeng
    Yao, Jiafei
    Hua, Tingting
    Zhang, Jun
    Zhang, Changchun
    Ji, Xincun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2013, 52 (12)