Simplified 20-μm Pitch Vertical Interconnection Process for 3D Chip Stacking

被引:20
|
作者
Sakuma, Katsuyuki [1 ,2 ]
Nagai, Noriyasu [1 ]
Saito, Mikiko [1 ]
Mizuno, Jun [1 ]
Shoji, Shuichi [1 ]
机构
[1] Waseda Univ, Dept Sci & Engn, Tokyo 1698855, Japan
[2] IBM Tokyo Res Lab, Kanagawa 2428502, Japan
关键词
3D integration; through-silicon-via (TSV); microbump; electroplating; lead-free solder;
D O I
10.1002/tee.20415
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a simplified vertical interconnection process for three-dimensional (3D) chip stacking. The unique feature of this new process is that the conductive filling material in the through-silicon-vias (TSVs), the microbumps, and the interconnection materials are all fabricated in one processing stage. All of the steps can be performed with the same piece of equipment. Prototype chips with 20-mu m-pitch vertical interconnections have been demonstrated successfully. By using this technique, 75-mu m deep high-aspect-ratio vias can be completely filled without voids using Ni electroplating and uniform 20-mu m-pitch microbumps that are 4-mu m tall have been fabricated using Sn-Cu electroplating. (C) 2009 Institute of Electrical Engineers of Japan. Published by John Wiley & Sons, Inc.
引用
收藏
页码:339 / 344
页数:6
相关论文
共 50 条
  • [21] 3-D TSV Six-Die Stacking and Reliability Assessment of 20-μm-Pitch Bumps on Large-Scale Dies
    Lee, Jong Bum
    Aw, Jie Li
    Rhee, Min Woo
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (01): : 33 - 38
  • [22] Au bump interconnection with ultrasonic flip-chip bonding in 20 μm pitch
    Tanida, K. (tanida@si3d-aset-unet.ocn.ne.jp), 1600, Japan Society of Applied Physics (42):
  • [23] Microcontacts with sub-30 μm pitch for 3D chip-on-chip integration
    Huebner, H.
    Penka, S.
    Barchmann, B.
    Eigner, M.
    Gruber, W.
    Nobis, M.
    Janka, S.
    Kristen, G.
    Schneegans, M.
    MICROELECTRONIC ENGINEERING, 2006, 83 (11-12) : 2155 - 2162
  • [24] Enabling technologies for 3D chip stacking
    Leduc, Patrick
    Di Cioccio, Lea
    Charlet, Barbara
    Rousseau, Maxime
    Assous, Myriamn
    Bouchu, David
    Roule, Anne
    Zussy, Marc
    Gueguen, Pierric
    Roman, Antonio
    Rozeau, Olivier
    Heitzmann, Michel
    Nieto, Jean-Pierre
    Vandroux, Laurent
    Haumesser, Paul-Henri
    Quenouillere, Remi
    Toffoli, Alain
    Sixt, Pierre
    Maitrejean, Sylvain
    Clavelier, Laurent
    Sillon, Nicolas
    2008 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 76 - 78
  • [25] Process Development of 10μm Pitch Cu-Cu Low Temperature Bonding for 3D IC stacking
    Xie, Ling
    Wickramanayaka, Sunil
    Li, Hongyu
    Jung, Boo Yang
    Aw, Jie Li
    Chong, Ser Choong
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 493 - 497
  • [26] A Novel Fan-Out Concept for Ultra-High Chip-to-Chip Interconnect Density with 20-μm Pitch
    Podpod, A.
    Slabbekoorn, J.
    Phommahaxay, A.
    Duval, F.
    Salahouedlhadj, A.
    Gonzalez, M.
    Rebibis, K.
    Miller, R. A.
    Beyer, G.
    Beyne, E.
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 370 - 378
  • [27] Vertical Trident Coupler for 3D Optical Interconnection
    Itoh, Kazuto
    Yusuki, Kuno
    Hayashi, Yusuke
    Suzuki, Junichi
    Amemiya, Tomohiro
    Nishiyama, Nobuhiko
    Arai, Shigehisa
    2016 IEEE 13TH INTERNATIONAL CONFERENCE ON GROUP IV PHOTONICS (GFP), 2016, : 60 - 61
  • [28] 3D Chip Stacking & Reliability Using TSV-Micro C4 Solder Interconnection
    Au, K. Y.
    Kriangsak, S. L.
    Zhang, X. R.
    Zhu, W. H.
    Toh, C. H.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1376 - 1384
  • [29] A Novel 3D IC Assembly Process for Ultra-Thin Chip Stacking
    Lin, Yu-Min
    Zhan, Chau-Jie
    Hsiao, Zhi-Cheng
    Fu, Huan-Chun
    Cheng, Ren-Shin
    Huang, Yu-Wei
    Huang, Shin-Yi
    Chen, Su-Mei
    Fan, Chia-Wen
    Chien, Chun-Hsien
    Ko, Cheng-Ta
    Guo, Yu-Huan
    Lee, Chang-Chun
    Tsutsumi, Yoshihiro
    Woo, Junsoo
    Suzuki, Yoshikazu
    Sato, Yusuke
    Liu, Chien-Ting
    Chao, Chih-Heng
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2014, : 470 - 474
  • [30] 3D IC Process Development for Enabling Chip-on-Chip and Chip on Wafer Multi-Stacking at Assembly
    Daily, R.
    Capuz, G.
    Wang, T.
    Bex, P.
    Struyf, H.
    Sleeckx, E.
    Demeurisse, C.
    Attard, A.
    Eberharter, W.
    Klingler, H.
    2015 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING AND IMAPS ALL ASIA CONFERENCE (ICEP-IAAC), 2015, : 56 - 60