Simplified 20-μm Pitch Vertical Interconnection Process for 3D Chip Stacking

被引:20
|
作者
Sakuma, Katsuyuki [1 ,2 ]
Nagai, Noriyasu [1 ]
Saito, Mikiko [1 ]
Mizuno, Jun [1 ]
Shoji, Shuichi [1 ]
机构
[1] Waseda Univ, Dept Sci & Engn, Tokyo 1698855, Japan
[2] IBM Tokyo Res Lab, Kanagawa 2428502, Japan
关键词
3D integration; through-silicon-via (TSV); microbump; electroplating; lead-free solder;
D O I
10.1002/tee.20415
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a simplified vertical interconnection process for three-dimensional (3D) chip stacking. The unique feature of this new process is that the conductive filling material in the through-silicon-vias (TSVs), the microbumps, and the interconnection materials are all fabricated in one processing stage. All of the steps can be performed with the same piece of equipment. Prototype chips with 20-mu m-pitch vertical interconnections have been demonstrated successfully. By using this technique, 75-mu m deep high-aspect-ratio vias can be completely filled without voids using Ni electroplating and uniform 20-mu m-pitch microbumps that are 4-mu m tall have been fabricated using Sn-Cu electroplating. (C) 2009 Institute of Electrical Engineers of Japan. Published by John Wiley & Sons, Inc.
引用
收藏
页码:339 / 344
页数:6
相关论文
共 50 条
  • [1] Au bump interconnection in 20 μm pitch on 3D chip stacking technology
    Tanida, K
    Umemoto, M
    Morifuji, T
    Kajiwara, R
    Ando, T
    Tomita, Y
    Tanaka, N
    Takahashi, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2003, 42 (10): : 6390 - 6395
  • [2] Au Bump Interconnection in 20 μm Pitch on 3D Chip Stacking Technology
    Tanida, Kazumasa
    Umemoto, Mitsuo
    Morifuji, Tadahiro
    Kajiwara, Ryoichi
    Ando, Tatsuya
    Tomita, Yoshihiro
    Tanaka, Naotaka
    Takahashi, Kenji
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2003, 42 (10): : 6390 - 6395
  • [3] Process integration of 3D chip stack with vertical interconnection
    Takahashi, K
    Taguchi, Y
    Tomisaka, M
    Yonemura, H
    Hoshino, M
    Ueno, M
    Egawa, Y
    Nemoto, Y
    Yamaji, Y
    Terao, H
    Umemoto, M
    Kameyama, K
    Suzuki, A
    Okayama, Y
    Yonezawa, T
    Kondo, K
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 601 - +
  • [4] High-performance vertical interconnection for high density 3D chip stacking package
    Umemoto, M
    Tanida, K
    Nemoto, Y
    Hoshino, M
    Kojima, K
    Shirai, Y
    Takahashi, K
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 616 - +
  • [5] Fine Pitch Chip Interconnection Technology for 3D Integration
    Hwang, Jihwan
    Kim, Jongyeon
    Kwon, Woonseong
    Kang, Unbyoung
    Cho, Taeje
    Kang, Sayoon
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1399 - 1403
  • [6] Assembly and Reliability Characterization of 3D Chip Stacking with 30μm Pitch Lead-Free Solder Micro Bump Interconnection
    Zhan, Chau-Jie
    Chuang, Chun-Chih
    Juang, Jing-Ye
    Lu, Su-Tsai
    Chang, Tao-Chih
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1043 - 1049
  • [7] Wide Bus Chip-to-Chip Interconnection Technology Using Fine Pitch Bump Joint Array for 3D LSI Chip Stacking
    Aoyagi, Masashiro
    Imura, Fumito
    Nemoto, Shunsuke
    Watanabe, Naoya
    Kato, Fumiki
    Kikuchi, Katsuya
    Nakagawa, Hiroshi
    Hagimoto, Michiya
    Uchida, Hiroyuki
    Matsumoto, Yukoh
    2012 2ND IEEE CPMT SYMPOSIUM JAPAN, 2012,
  • [8] Micro Cu bump interconnection on 3D chip stacking technology
    Tanida, K
    Umemoto, M
    Tanaka, N
    Tomita, Y
    Takahashi, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (4B): : 2264 - 2270
  • [9] Micro Cu bump Interconnection on 3D chip stacking technology
    Tanida, Kazumasa
    Umemoto, Mitsuo
    Tanaka, Naotaka
    Tomita, Yoshihiro
    Takahashi, Kenji
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2004, 43 (4 B): : 2264 - 2270
  • [10] Development of Fine Pitch Solder Microbumps for 3D Chip Stacking
    Yu, Aibin
    Kumar, Aditya
    Ho, Soon Wee
    Yin, Hnin Wai
    Lau, John H.
    Houe, Khong Chee
    Siang, Sharon Lim Pei
    Zhang, Xiaowu
    Yu, Da-Quan
    Su, Nandar
    Bi-Rong, Michelle Chew
    Ching, Jong Ming
    Chun, Tan Teck
    Kripesh, Vaidyanathan
    Lee, Charles
    Huang, Jun Pin
    Chiang, James
    Chen, Scott
    Chiu, Chi-Hsin
    Chan, Chang-Yueh
    Chang, Chin-Huang
    Huang, Chih-Ming
    Hsiao, Cheng-Hsu
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 387 - +