A High-Linearity, Ring-Oscillator-Based, Vernier Time-to-Digital Converter Utilizing Carry Chains in FPGAs

被引:41
|
作者
Cui, Ke [1 ,2 ]
Ren, Zhongjie [1 ,2 ]
Li, Xiangyu [3 ]
Liu, Zongkai [1 ,2 ]
Zhu, Rihong [1 ,2 ]
机构
[1] Nanjing Univ Sci & Technol, MIIT Key Lab Adv Solid Laser, Nanjing, Jiangsu, Peoples R China
[2] Nanjing Univ Sci & Technol, Adv Launching Coinnovat Ctr, Nanjing, Jiangsu, Peoples R China
[3] Nanjing Univ Sci & Technol, Sch Comp Sci & Engn, Nanjing, Jiangsu, Peoples R China
关键词
Carry chain; field programmable gate array; high linearity; ring oscillator; time-to-digital converter; Vernier delay line; RESOLUTION; ARCHITECTURE; PRECISION;
D O I
10.1109/TNS.2016.2632168
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Time-to-digital converters (TDCs) using dedicated carry chains of field programmable gate arrays (FPGAs) are usually organized in tapped-delay-line type which are intensively researched in recent years. However this method incurs poor differential nonlinearity (DNL) which arises from the inherent uneven bin granularity. This paper proposes a TDC architecture which utilizes the carry chains in a quite different manner in order to alleviate this long-standing problem. Two independent carry chains working as the delay lines for the fine time interpolation are organized in a ring-oscillator-based Vernier style and the time difference between them is finely adjusted by assigning different number of basic delay cells. A specific design flow is described to obtain the desired delay difference. The TDC was implemented on a Stratix III FPGA. Test results show that the obtained resolution is 31 ps and the DNL\ INL is in the range of (-0.080 LSB, 0.073 LSB)\(-0.087 LSB, 0.091 LSB). This demonstrates that the proposed architecture greatly improves linearity compared to previous techniques. Additionally the resource cost is rather low which uses only 319 LUTs and 104 registers per TDC channel.
引用
收藏
页码:697 / 704
页数:8
相关论文
共 50 条
  • [31] FPGA-Based High-Performance Time-to-Digital Converters by Utilizing Multi-Channels Looped Carry Chains
    Cui, Ke
    Liu, Zongkai
    Zhu, Rihong
    Li, Xiangyu
    2017 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY (ICFPT), 2017, : 223 - 226
  • [32] A Two-Step Time-to-Digital Converter using Ring Oscillator Time Amplifier
    Kim, Min
    Son, Kyung-Sub
    Kim, Namhoon
    Rho, Chang Hang
    Kang, Jin-Ku
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 143 - 144
  • [33] A Low Power 10-bit Time-to-Digital Converter Utilizing Vernier Delay Lines
    Chen, Wei
    Papavassiliou, Christos
    UKSIM-AMSS 15TH INTERNATIONAL CONFERENCE ON COMPUTER MODELLING AND SIMULATION (UKSIM 2013), 2013, : 774 - 779
  • [34] Temperature compensated and gated CMOS ring oscillator for time-to-digital converter application
    Jin Wu
    Lingku Chang
    Wenbo Li
    Lixia Zheng
    Weifeng Sun
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 513 - 521
  • [35] Temperature compensated and gated CMOS ring oscillator for time-to-digital converter application
    Wu, Jin
    Chang, Lingku
    Li, Wenbo
    Zheng, Lixia
    Sun, Weifeng
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (03) : 513 - 521
  • [36] High-Speed and High-Linearity Ring Oscillator Based Pulse Width Modulator
    Kim, Taewook
    Liu, Jun
    Maghari, Nima
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2253 - 2256
  • [37] A 12-Bit Vernier Ring Time-to-Digital Converter in 0.13 μm CMOS Technology
    Yu, Jianjun
    Dai, Fa Foster
    Jaeger, Richard C.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 830 - 842
  • [38] A 12-Bit Vernier Ring Time-to-Digital Converter in 0.13μm CMOS Technology
    Yu, Jianjun
    Dai, Fa Foster
    Jaeger, Richard C.
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 232 - 233
  • [39] An accurate time-to-digital converter based on a self-timed ring oscillator for on-the-fly time measurement
    Assia El-Hadbi
    Abdelkarim Cherkaoui
    Oussama Elissati
    Jean Simatic
    Laurent Fesquet
    Analog Integrated Circuits and Signal Processing, 2018, 97 : 471 - 481
  • [40] An accurate time-to-digital converter based on a self-timed ring oscillator for on-the-fly time measurement
    El-Hadbi, Assia
    Cherkaoui, Abdelkarim
    Elissati, Oussama
    Simatic, Jean
    Fesquet, Laurent
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (03) : 471 - 481