Finite Alphabet Iterative Decoders for LDPC Codes: Optimization, Architecture and Analysis

被引:13
作者
Cai, Fang [1 ]
Zhang, Xinmiao [1 ]
Declercq, David [2 ]
Planjery, Shiva Kumar [2 ]
Vasic, Bane [3 ]
机构
[1] Case Western Reserve Univ, Dept Elect Engn & Comp Sci, Cleveland, OH 44106 USA
[2] ENSEA Univ Cergy Pontoise CNRS, UMR 8051, ETIS Lab, F-95014 Cergy Pontoise, France
[3] Univ Arizona, Dept Elect & Comp Engn, Tucson, AZ 85721 USA
基金
美国国家科学基金会;
关键词
Belief propagation; error floor; low-density parity-check codes (LDPC); trapping set; VLSI architecture; PARITY-CHECK CODES;
D O I
10.1109/TCSI.2014.2309896
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-density parity-check (LDPC) codes are adopted in many applications due to their Shannon-limit approaching error-correcting performance. Nevertheless, belief-propagation (BP) based decoding of these codes suffers from the error-floor problem, i.e., an abrupt change in the slope of the error-rate curve that occurs at very low error rates. Recently, a new type of decoders termed finite alphabet iterative decoders (FAIDs) were introduced. The FAIDs use simple Boolean maps for variable node processing, and can surpass the BP-based decoders in the error floor region with very short word length. We restrict the scope of this paper to regular d(v) = 3 LDPC codes on the BSC channel. This paper develops a low-complexity implementation architecture for the FAIDs by making use of their properties. Particularly, an innovative bit-serial check node unit is designed for the FAIDs, and a small-area variable node unit is proposed by exploiting the symmetry in the Boolean maps. Moreover, an optimized data scheduling scheme is proposed to increase the hardware utilization efficiency. From synthesis results, the proposed FAID implementation needs only 52% area to reach the same throughput as one of the most efficient standard Min-Sum decoders for an example (7807, 7177) LDPC code, while achieving better error-correcting performance in the error-floor region. Compared to an offset Min-Sum decoder with longer word length, the proposed design can achieve higher throughput with 45% area, and still leads to possible performance improvement in the error-floor region.
引用
收藏
页码:1366 / 1375
页数:10
相关论文
共 50 条
[41]   Two-Bit Message Passing Decoders for LDPC Codes Over the Binary Symmetric Channel [J].
Sassatelli, Lucile ;
Chilappagari, Shashi Kiran ;
Vasic, Bane ;
Declercq, David .
2009 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, VOLS 1- 4, 2009, :2156-+
[42]   Analysis of Practical LDPC Decoders in Tanner Graphs with Absorbing Sets [J].
Ferrari, Marco ;
Tomasoni, Alessandro ;
Bellini, Sandro .
2017 IEEE INFORMATION THEORY WORKSHOP (ITW), 2017, :141-145
[43]   A bottom-up design methodology of neural min-sum decoders for LDPC codes [J].
Li, Guangwen ;
Yu, Xiao ;
Luo, Yuan ;
Wei, Guangfen .
IET COMMUNICATIONS, 2023, 17 (03) :377-386
[44]   Hardware Implementation and Performance Analysis of Resource Efficient Probabilistic Hard Decision LDPC Decoders [J].
Unal, Burak ;
Akoglu, Ali ;
Ghaffari, Fakhreddine ;
Vasic, Bane .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (09) :3074-3084
[45]   Performance Analysis of Finite-Length LDPC Codes Over Asymmetric Memoryless Channels [J].
Mei, Zhen ;
Cai, Kui ;
Song, Guanghui .
IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2019, 68 (11) :11338-11342
[46]   Iterative Decoding of LDPC-Based Product Codes and FPGA-Based Performance Evaluation [J].
Chen, Weigang ;
Zhao, Wenting ;
Li, Hui ;
Dai, Suolei ;
Han, Changcai ;
Yang, Jinsheng .
ELECTRONICS, 2020, 9 (01)
[47]   Iterative Approximate Linear Programming Decoding of LDPC Codes With Linear Complexity [J].
Burshtein, David .
IEEE TRANSACTIONS ON INFORMATION THEORY, 2009, 55 (11) :4835-4859
[48]   Stability Outage Analysis for LDPC Codes [J].
Duyck, Dieter ;
Boutros, Joseph J. ;
Moeneclaey, Marc .
IEEE COMMUNICATIONS LETTERS, 2011, 15 (11) :1231-1233
[49]   Optimization of LDPC Codes over the Underwater Acoustic Channel [J].
Liu, Shengxing ;
Song, Aijun .
INTERNATIONAL JOURNAL OF DISTRIBUTED SENSOR NETWORKS, 2016,
[50]   Analysis of Error-Prone Patterns for LDPC Codes under Belief Propagation Decoding [J].
Li, Huanlin ;
Cao, Yanyan ;
Dill, Jeffrey C. .
MILITARY COMMUNICATIONS CONFERENCE, 2010 (MILCOM 2010), 2010, :2056-2061