Finite Alphabet Iterative Decoders for LDPC Codes: Optimization, Architecture and Analysis

被引:13
作者
Cai, Fang [1 ]
Zhang, Xinmiao [1 ]
Declercq, David [2 ]
Planjery, Shiva Kumar [2 ]
Vasic, Bane [3 ]
机构
[1] Case Western Reserve Univ, Dept Elect Engn & Comp Sci, Cleveland, OH 44106 USA
[2] ENSEA Univ Cergy Pontoise CNRS, UMR 8051, ETIS Lab, F-95014 Cergy Pontoise, France
[3] Univ Arizona, Dept Elect & Comp Engn, Tucson, AZ 85721 USA
基金
美国国家科学基金会;
关键词
Belief propagation; error floor; low-density parity-check codes (LDPC); trapping set; VLSI architecture; PARITY-CHECK CODES;
D O I
10.1109/TCSI.2014.2309896
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-density parity-check (LDPC) codes are adopted in many applications due to their Shannon-limit approaching error-correcting performance. Nevertheless, belief-propagation (BP) based decoding of these codes suffers from the error-floor problem, i.e., an abrupt change in the slope of the error-rate curve that occurs at very low error rates. Recently, a new type of decoders termed finite alphabet iterative decoders (FAIDs) were introduced. The FAIDs use simple Boolean maps for variable node processing, and can surpass the BP-based decoders in the error floor region with very short word length. We restrict the scope of this paper to regular d(v) = 3 LDPC codes on the BSC channel. This paper develops a low-complexity implementation architecture for the FAIDs by making use of their properties. Particularly, an innovative bit-serial check node unit is designed for the FAIDs, and a small-area variable node unit is proposed by exploiting the symmetry in the Boolean maps. Moreover, an optimized data scheduling scheme is proposed to increase the hardware utilization efficiency. From synthesis results, the proposed FAID implementation needs only 52% area to reach the same throughput as one of the most efficient standard Min-Sum decoders for an example (7807, 7177) LDPC code, while achieving better error-correcting performance in the error-floor region. Compared to an offset Min-Sum decoder with longer word length, the proposed design can achieve higher throughput with 45% area, and still leads to possible performance improvement in the error-floor region.
引用
收藏
页码:1366 / 1375
页数:10
相关论文
共 50 条
[31]   Finite-Length Analysis of Irregular Expurgated LDPC Codes under Finite Number of Iterations [J].
Mori, Ryuhei ;
Tanaka, Toshiyuki ;
Kasai, Kenta ;
Sakaniwa, Kohichi .
2009 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, VOLS 1- 4, 2009, :2497-+
[32]   Finite-Precision Analysis of Demappers and Decoders for LDPC-Coded M-QAM Systems [J].
Baldi, Marco ;
Chiaraluce, Franco ;
Cancellieri, Giovanni .
IEEE TRANSACTIONS ON BROADCASTING, 2009, 55 (02) :239-250
[33]   Error Floor Analysis of LDPC Column Layered Decoders [J].
Farsiabi, Ali ;
Banihashemi, Amir H. .
IEEE COMMUNICATIONS LETTERS, 2022, 26 (03) :485-489
[34]   Waterfall Performance Analysis of Finite-Length LDPC Codes on Symmetric Channels [J].
Yazdani, Raman ;
Ardakani, Masoud .
IEEE TRANSACTIONS ON COMMUNICATIONS, 2009, 57 (11) :3183-3187
[35]   Spatially Coupled Generalized LDPC Codes: Asymptotic Analysis and Finite Length Scaling [J].
Mitchell, David G. M. ;
Olmos, Pablo M. ;
Lentmaier, Michael ;
Costello, Daniel J., Jr. .
IEEE TRANSACTIONS ON INFORMATION THEORY, 2021, 67 (06) :3708-3723
[36]   An Iterative Bit Flipping based Decoding Algorithm for LDPC Codes [J].
Imani, Sajjad ;
Shahbazian, Reza ;
Ghorashi, Seyed Ali .
2015 IRAN WORKSHOP ON COMMUNICATION AND INFORMATION THEORY (IWCIT), 2015,
[37]   Optimization Techniques for the Efficient Implementation of High-Rate Layered QC-LDPC Decoders [J].
Lee, Huang-Chang ;
Li, Mao-Ruei ;
Hu, Jyun-Kai ;
Chou, Po-Chiao ;
Ueng, Yeong-Luh .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (02) :457-470
[38]   Iterative Decoding of LDPC Codes Over the q-Ary Partial Erasure Channel [J].
Cohen, Rami ;
Cassuto, Yuval .
IEEE TRANSACTIONS ON INFORMATION THEORY, 2016, 62 (05) :2658-2672
[39]   A decoding algorithm for finite-geometry LDPC codes [J].
Liu, ZY ;
Pados, DA .
IEEE TRANSACTIONS ON COMMUNICATIONS, 2005, 53 (03) :415-421
[40]   Performance Analysis of High-Rate LDPC Codes [J].
Mei, Ya-qing ;
Yu, Seok-kun ;
Joo, Eon Kyeong .
INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION ENGINEERING (CSIE 2015), 2015, :36-39