A fast, ultra-low and frequency-scalable power consumption, 10-bit SAR ADC for particle physics detectors

被引:10
|
作者
Firlej, M. [1 ]
Fiutowski, T. [1 ]
Idzik, M. [1 ]
Kulis, S. [1 ,2 ]
Moron, J. [1 ]
Swientek, K. [1 ]
机构
[1] AGH Univ Sci & Technol, Fac Phys & Appl Comp Sci, PL-30059 Krakow, Poland
[2] CERN, European Org Nucl Res, CH-1211 Geneva 23, Switzerland
来源
关键词
VLSI circuits; Analogue electronic circuits; Front-end electronics for detector readout; Digital electronic circuits;
D O I
10.1088/1748-0221/10/11/P11012
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The design and measurements results of a fast 10-bit SAR ADC with ultra-low and scalable with frequency power consumption, developed for readout systems for detectors at future particle physics colliders (ILC, CLIC, LHC Upgrade), are described. A prototype ASIC was designed and fabricated in 130 nm CMOS technology and a wide spectrum of static (INL less than or similar to 0.5 LSB, DNL less than or similar to 0.5 LSB) and dynamic (SINAD similar to 58 dB, ENOB similar to 9.3) measurements was performed to study and quantify the ADC performance. The ADC works in wide 10 kS/s - 40 MS/s sampling frequency range, covering more than three orders of magnitude. In most of the range the power consumption scales linearly with sampling rate with a factor of about 22 mu W/MS/s. A dynamic and asynchronous internal logic makes the ADC very well suited not only for commonly used synchronous sampling but also for applications with asynchronous sampling and/or the ones requiring power cycling, like the experiments at future linear collider (ILC/CLIC). The ADC layout is drawn with a small pitch of 146 mu m to facilitate multi-channel integration. The obtained figure of Merit is in range 32-37 fJ/conversion for sampling frequencies 10-40 MS/s, placing the ADC among the best State of the Art designs with similar technology and specifications.
引用
收藏
页数:19
相关论文
共 50 条
  • [31] A Design of Low-Power 10-bit 1-MS/s Asynchronous SAR ADC for DSRC Application
    Verma, Deeksha
    Shehzad, Khuram
    Khan, Danial
    Kim, Sung Jin
    Pu, Young Gun
    Yoo, Sang-Sun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    ELECTRONICS, 2020, 9 (07) : 1 - 11
  • [32] Design of a low-power 10-Bit 250-kS/s SAR ADC for neural recording applications
    Nguyen T.N.
    Cha H.-K.
    IEIE Transactions on Smart Processing and Computing, 2021, 10 (01): : 67 - 73
  • [33] Low-Power 10-Bit SAR ADC using Class-AB type Amplifier for IoT Applications
    Shehzad, Khuram
    Kang, Hye-Young
    Verma, Deeksha
    Park, Young Jun
    Lee, Kang-Yoon
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 224 - 225
  • [34] Modified SR Latch in Dynamic Comparator for Ultra-low Power SAR ADC
    Sharuddin, Iffa
    Lee, L.
    2015 IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2015, : 151 - 154
  • [35] Design Approaches of Ultra-Low Power SAR ADC for Biomedical Systems - A Review
    Aneesh, K.
    Manoj, G.
    Sam, S. Shylu
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (12)
  • [36] Design of a low power 10-bit 12MS/s asynchronous SAR ADC in 65nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    2019 32ND SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2019), 2019,
  • [37] A 10-bit 500-KS/s Low Power SAR ADC with Splitting Comparator for Bio-Medical Applications
    Pang, Wen-Yi
    Wang, Chao-Shiun
    Chang, You-Kuang
    Chou, Nai-Kuan
    Wang, Chorng-Kuang
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 149 - 152
  • [38] A fast, low-power, 6-bit SAR ADC for readout of strip detectors in the LHCb Upgrade experiment
    Firlej, M.
    Fiutowski, T.
    Idzik, M.
    Moron, J.
    Swientek, K.
    JOURNAL OF INSTRUMENTATION, 2014, 9
  • [39] A 10-bit 160MS/s SAR ADC with Fast-Response Reference Voltage Buffer
    Xue, Jianfeng
    Ghaedrahmati, Hanie
    Jin, Jing
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1017 - 1019
  • [40] A Low Voltage and Low Power 10-bit Non-Binary 2b/Cycle Time and Voltage Based SAR ADC
    Luo, Jian
    Liu, Yang
    Li, Jing
    Ning, Ning
    Wu, Kejun
    Liu, Zhen
    Yu, Qi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (04) : 1136 - 1148