A fast, ultra-low and frequency-scalable power consumption, 10-bit SAR ADC for particle physics detectors

被引:10
|
作者
Firlej, M. [1 ]
Fiutowski, T. [1 ]
Idzik, M. [1 ]
Kulis, S. [1 ,2 ]
Moron, J. [1 ]
Swientek, K. [1 ]
机构
[1] AGH Univ Sci & Technol, Fac Phys & Appl Comp Sci, PL-30059 Krakow, Poland
[2] CERN, European Org Nucl Res, CH-1211 Geneva 23, Switzerland
来源
关键词
VLSI circuits; Analogue electronic circuits; Front-end electronics for detector readout; Digital electronic circuits;
D O I
10.1088/1748-0221/10/11/P11012
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The design and measurements results of a fast 10-bit SAR ADC with ultra-low and scalable with frequency power consumption, developed for readout systems for detectors at future particle physics colliders (ILC, CLIC, LHC Upgrade), are described. A prototype ASIC was designed and fabricated in 130 nm CMOS technology and a wide spectrum of static (INL less than or similar to 0.5 LSB, DNL less than or similar to 0.5 LSB) and dynamic (SINAD similar to 58 dB, ENOB similar to 9.3) measurements was performed to study and quantify the ADC performance. The ADC works in wide 10 kS/s - 40 MS/s sampling frequency range, covering more than three orders of magnitude. In most of the range the power consumption scales linearly with sampling rate with a factor of about 22 mu W/MS/s. A dynamic and asynchronous internal logic makes the ADC very well suited not only for commonly used synchronous sampling but also for applications with asynchronous sampling and/or the ones requiring power cycling, like the experiments at future linear collider (ILC/CLIC). The ADC layout is drawn with a small pitch of 146 mu m to facilitate multi-channel integration. The obtained figure of Merit is in range 32-37 fJ/conversion for sampling frequencies 10-40 MS/s, placing the ADC among the best State of the Art designs with similar technology and specifications.
引用
收藏
页数:19
相关论文
共 50 条
  • [21] An Ultra Low Power, 10-bit Two-Step Flash ADC for Signal Processing Applications
    Adimulam, Mahesh Kumar
    Kapoor, Amit
    Veeramachaneni, Sreehari
    Srinivas, M. B.
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 19 - 24
  • [22] A 10-bit pipelined ADC for high speed, low power applications
    Dong, SC
    Carlson, BS
    THIRTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 744 - 748
  • [23] Design and Simulation of 10-Bit SAR ADC for Low Power Applications Using 180nm Technology
    Naveen, I. G.
    Sonoli, Savita
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2016, : 331 - 335
  • [24] A Low Energy Consumption 10-Bit 100kS/s SAR ADC with Timing Control Adaptive Window
    Kung, Chih-Yuan
    Huang, Chun-Po
    Li, Chia-Chuan
    Chang, Soon-Jyh
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [25] Ultra-Low Power Delta Sampling SAR ADC for Sensing Applications
    Yang, Yongkui
    Goh, Wang Ling
    Zhou, Jun
    Cheong, Jia Hao
    Liu, Xin
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 213 - 216
  • [26] Ultra-low power 10-bit 50-90 MSps SAR ADCs in 65 nm CMOS for multi-channel ASICs
    Firlej, Miroslaw
    Fiutowski, Tomasz
    Idzik, Marek
    Moron, Jakub
    Swientek, Krzysztof
    JOURNAL OF INSTRUMENTATION, 2024, 19 (01)
  • [27] Ultra-low power comparator with dynamic offset cancellation for SAR ADC
    Xin, Xin
    Cai, Jueping
    Xie, Ruilian
    Wang, Peng
    ELECTRONICS LETTERS, 2017, 53 (24) : 1572 - 1574
  • [28] A 10-bit 100-MS/s Power-Efficient Asynchronous SAR ADC
    Zhang, Beichen
    Yao, Bingbing
    Liu, Liyuan
    Wu, Nanjian
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 722 - 724
  • [29] A 100nW 10-bit 400S/s SAR ADC for Ultra Low-Power Bio-Sensing Applications
    Franca, Hugo
    Ataei, Milad
    Boegli, Alexis
    Farine, Pierre-Andre
    2017 6TH INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS AND VISION & 2017 7TH INTERNATIONAL SYMPOSIUM IN COMPUTATIONAL MEDICAL AND HEALTH TECHNOLOGY (ICIEV-ISCMHT), 2017,
  • [30] A 10-BIT 800MS/S LOW POWER TIME-INTERLEAVED SAR ADC WITH BACKGROUND CALIBRATION
    Pu, Jie
    Xu, Daiguo
    Wang, Yuxin
    Zhang, Ruitao
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1470 - 1472