HEVC Video Encoder & Decoder Architecture for Multi-Cores

被引:0
作者
Mody, Mihir [1 ]
机构
[1] Texas Instruments Inc, Multimedia Architecture Grp, Processor BU, Bangalore, Karnataka, India
来源
2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS (SPCOM) | 2014年
关键词
HEVC; H.265; Video; Encoder; Decoder; Multi-core; Multiple HW instances; Loop filter; Scalable;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
HEVC is the latest generation of video compression standard promising half bit-rate compared H.264 and enabling transition to 4K/Ultra-HD. The approach of designing a single monolithic engine for Ultra-HD resolution results in complex design due to very deep pipeline as well as non-optimal solution for lower resolution e.g HD or lower. The alternative approach for performance up-scaling using multiple copies of HW engines and/or processor cores has issues in partitioning video frame across these cores due to loop-filtering dependencies across slice and tiles. The prior approaches handling dependencies via disabling loop filtering or degrading video quality or additional frame latencies have un-acceptable disadvantages. This paper proposes a novel solution consisting of algorithmic and implementation ideas to address these limitations. The paper introduces usage of vertical tile strips, customized loop-filter architecture, sharing dependencies across these cores, intelligent scheduling of cores resulting in row synchronous pipeline across cores. The solution is applicable to HEVC encoder as well as decoder. The simulations shows that overall 4X performance lift using 4 processing cores or HW engines with less than 15% additional clocking requirement.
引用
收藏
页数:5
相关论文
共 4 条
  • [1] Baaklini E., 2010, 13 EUR C DIG SYST DE
  • [2] Mody Mihir, Indian Provisional Patent Application, Patent No. [2795/CHE/2013, 27952013]
  • [3] Nishihara K., 2008, IEEE INT C MULT EXP
  • [4] Zhou Minhua, 2012, P SPIE, V8499