Design of A 10-Bit, 2GS/s Current-Steering Digital-to-Analog Converter with OnLine Current Calibration

被引:1
|
作者
Stefanou, Athanasios [1 ,2 ]
Siozios, Kostas [3 ]
Hatzopoulos, Alkiviadis [1 ]
机构
[1] Aristotle Univ Thessaloniki, Sch Elect & Comp Engn, Thessaloniki, Greece
[2] SKG IC LTD, Birkenhead, Merseyside, England
[3] Aristotle Univ Thessaloniki, Dept Phys, Thessaloniki, Greece
关键词
DAC; High-speed; on-line calibration; PAM; transceivers; DAC;
D O I
10.1109/ISCAS48785.2022.9937511
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 2 GS/s digital-to-analog converter designed at 1 V in 28nm, targeting an ethernet PHY IP. The 10-bit current-steering digital-to-analog converter (DAC) is a segmented implementation, comprising 6+4 bits of binary-weighted and thermometer coded sections for the LSB and MSB codes respectively. The converter is based on a unit cell with cascoded current source and always-ON switches, to enhance static linearity performance and minimize dynamic errors. The calibration approach for amplitude correction partitions the DAC unit cells in larger blocks and compensate the tail current source variation with an internal current DAC (CALDAC). The design approach demonstrates good linearity with SFDR in the region of 70 dB in low-frequency input signals, which degrades to 49.4 dB at Nyquist frequency, and the DAC shows a maximum DNL of less than 0.5. The maximum differential output swing is 0.35 Vpp
引用
收藏
页码:1319 / 1322
页数:4
相关论文
共 50 条
  • [21] A 14-bit 250-MS/s current-steering CMOS digital-to-analog converter附视频
    李学清
    樊华
    魏琦
    徐震
    刘嘉男
    杨华中
    Journal of Semiconductors, 2013, (08) : 155 - 161
  • [22] Architectural trends in current-steering digital-to-analog converters
    S. Balasubramanian
    W. Khalil
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 55 - 67
  • [23] Frequency characteristic analysis and design of high speed current-steering CMOS digital-to-analog converter
    Zhu, ZM
    Yang, YT
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1519 - 1522
  • [24] Architectural trends in current-steering digital-to-analog converters
    Balasubramanian, S.
    Khalil, W.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (01) : 55 - 67
  • [25] A 10-bit Current-steering Fibonacci DAC with DEM
    Nazvanov, Artem A.
    Yenuchenko, Mikhail S.
    PROCEEDINGS OF THE 2019 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2019, : 780 - 783
  • [26] A 10-bit 1-GSample/s Nyquist current-steering CMOS D/A converter
    Van den Bosch, A
    Borremans, MAF
    Steyaert, MSJ
    Sansen, W
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) : 315 - 324
  • [27] A 10-bit 1-GSample/s Nyquist current-steering CMOS D/A converter
    Van den Bosch, A
    Borremans, M
    Steyaert, M
    Sansen, W
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 265 - 268
  • [28] A 10-bit 100 MS/s CMOS Current-Steering DAC
    Zhang, Changchun
    Li, Zhizhen
    Lv, Chaoqun
    Zhao, Jiang
    Wang, Debo
    Xu, Yue
    Guo, Yufeng
    2016 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB2016), 2016,
  • [29] A 6bit 4GS/s Current-steering Digital-to-Analog Converter in 40nm CMOS with Adjustable Bias and DfT Block
    Zhao, Long
    He, Ji
    Cheng, Yuhua
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [30] Design of 12-bit, 1.8V Current Steering Digital-to-Analog Converter
    Naik, B. Rajendra
    Rao, Rameshwar
    Chandrasekhar, P.
    ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 232 - 237