A High-Performance VLSI Architecture for a Self-Feedback Convolutional Neural Network

被引:2
|
作者
Parmar, Yashrajsinh [1 ]
Sridharan, K. [1 ]
机构
[1] Indian Inst Technol Madras, Dept Elect Engn, Chennai 600036, Tamil Nadu, India
关键词
Self-feedback convolutional neural network; systolic arrays; field programmable gate arrays; CNN;
D O I
10.1109/TCSII.2020.3004616
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief studies the problem of developing an area-time efficient VLSI architecture for a novel self-feedback Convolutional Neural Network (CNN). Self-feedback CNNs offer the promise of high-precision object detection amidst occlusions. However, the size of a typical network required for practical applications presents a challenge for embedded system development. We first present the structure of the self-feedback CNN. We then present an efficient systolic array architecture for the self-feedback CNN with low on-chip memory requirement. The self-feedback CNN has been tested on the KITTI benchmark dataset and it achieves high accuracy for detecting occluded cyclists and pedestrians. FPGA implementation of the proposed architecture on Xilinx Virtex7 XC7VX485T achieves roughly 1.14 Tera Operations per second (TOP/s) at 386 MHz with 9x reduction in on-chip memory requirement compared to recent CNN architectures.
引用
收藏
页码:456 / 460
页数:5
相关论文
共 50 条
  • [1] High-Performance Winograd Based Accelerator Architecture for Convolutional Neural Network
    Vardhana, M.
    Pinto, Rohan
    IEEE COMPUTER ARCHITECTURE LETTERS, 2025, 24 (01) : 21 - 24
  • [2] A Novel Chaotic Neural Network with Self-feedback
    Xu Yaoqun
    Liu Jian
    PROCEEDINGS OF THE 28TH CHINESE CONTROL AND DECISION CONFERENCE (2016 CCDC), 2016, : 3449 - 3454
  • [3] Chaotic Neural Network with Nonlinear Function Self-feedback
    Xu Yaoqun
    Zhao Tingling
    2014 33RD CHINESE CONTROL CONFERENCE (CCC), 2014, : 5075 - 5079
  • [4] Chaos on Discrete Neural Network Loops with Self-Feedback
    Chen, Yuanlong
    Wu, Xiaoying
    DISCRETE DYNAMICS IN NATURE AND SOCIETY, 2020, 2020
  • [5] Chaotic Neural Network with Trigonometric Function Self-feedback
    Xu, Yaoqun
    Xu, Nan
    Qiu, Zeguo
    PROCEEDINGS OF THE 39TH CHINESE CONTROL CONFERENCE, 2020, : 7396 - 7401
  • [6] High-performance VLSI architecture of decision feedback equalizer for gigabit systems
    Lin, Chih-Hsiu
    Wu, An-Yeu
    Li, Fan-Min
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) : 911 - 915
  • [7] Self-feedback sorting neural network model with two iterations
    Xiaoxing Weixing Jisuanji Xitong/Mini-Micro Systems, 1997, 18 (07): : 8 - 12
  • [8] A VLSI Convolutional Neural Network Architecture for Vanishing Point Computation
    Villemur, M.
    Di Federico, M.
    Julian, P.
    PROCEEDINGS OF THE 2015 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA), 2015, : 53 - 57
  • [9] High Performance Kernel Architecture for Convolutional Neural Network Acceleration
    Hazarika, Anakhi
    Poddar, Soumyajit
    Rahaman, Hafizur
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (15)
  • [10] A Class of Chaotic Neural Network with Morlet Wavelet Function Self-feedback
    Xu, Yqoqun
    Yang, Xueling
    BIO-INSPIRED COMPUTING AND APPLICATIONS, 2012, 6840 : 32 - +