Transistor level fault diagnosis in digital circuits using artificial neural network

被引:8
作者
Kumar, Ashwani [1 ]
Singh, Amar Partap [2 ]
机构
[1] Punjabi Univ, Yadavindra Coll Engn, Guru Kashi Campus, Talwandi Sabo 151302, India
[2] St Longowal Inst Engn & Technol, Dept Elect & Commun Engn, Longowal 148106, India
关键词
Digital circuit; Hard faults; Polynomial curve fitting; Neural network; Virtual instrument;
D O I
10.1016/j.measurement.2015.12.045
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In the design of digital circuits, transistor level faults occur due to open or shorted connection in the transistor terminals and with the variations in the transistor parameters. In this study fault diagnosis for hard faults in the digital circuits using artificial neural network and virtual instrument is presented. During the diagnosis process the parametric variations in transistors are also taken into account by varying the threshold voltages of the transistors. The output responses of the circuit under test under faulty and fault free conditions are plotted for all the input combinations. The resulting responses are curve fitted using polynomial curve fitting. The polynomial coefficients are used as signatures values to train the back propagation artificial neural network, which in turn is used for fault classification. The virtual instrument is designed to implement the fault diagnosis system. The system is validated with experiments on universal gates and all the proposed faults are correctly diagnosed. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:384 / 390
页数:7
相关论文
共 14 条
[1]   Built-In-Current-Sensor for Testing Short and Open Faults in CMOS Digital Circuits [J].
Ahmed, R. F. ;
Radwan, A. G. ;
Madian, A. H. ;
Soliman, A. M. .
2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, :276-279
[2]  
Alferes J. J., 2004, 18 WORLD COMP C TC12, P155
[3]   DFT for delay fault testing of high-performance digital circuits [J].
Chatterjee, B ;
Sachdev, M ;
Keshavarzi, A .
IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (03) :248-258
[4]  
Dong Zhang, 2010, Proceedings 2010 Third International Conference on Advances in Mesh Networks (MESH 2010), P1, DOI 10.1109/MESH.2010.11
[5]   Design error diagnosis in digital circuits with stuck-at fault model [J].
Jutman, A ;
Ubar, R .
MICROELECTRONICS RELIABILITY, 2000, 40 (02) :307-320
[6]  
Kostin S, 2011, IEEE INT SYMP DESIGN, P81, DOI 10.1109/DDECS.2011.5783053
[7]  
Kshirsagar R. V., 2008, Proceedings 3rd International Design and Test Workshop (IDT 2008), P148, DOI 10.1109/IDT.2008.4802486
[8]  
Liang Yingchun, 2011, Proceedings 2011 International Conference on Mechatronic Science, Electric Engineering and Computer (MEC 2011), P974
[9]  
Manikandan P., 2011, Proceedings of the 2011 14th Euromicro Conference on Digital System Design. Architectures, Methods and Tools. (DSD 2011), P375, DOI 10.1109/DSD.2011.52
[10]   Fault classification in phase-locked loops using back propagation neural networks [J].
Ramesh, Jayabalan ;
Vanathi, Ponnusamy Thangapandian ;
Gunavathi, Kandasamy .
ETRI JOURNAL, 2008, 30 (04) :546-554