Delay Fault Coverage Increasing in Digital Circuits

被引:6
|
作者
Siebert, Miroslav [1 ]
Gramatova, Elena [1 ]
机构
[1] Slovak Univ Technol Bratislava, Fac Informat & Informat Technol, Bratislava 84216, Slovakia
关键词
delay faults; path delay faults; critical path; untestable critical path; design-for-testability; DESIGN-FOR-TESTABILITY;
D O I
10.1109/DSD.2013.127
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Delay faults testing is more and more critical due to huge number of gates and signal lines integrated on a chip. Path delay faults are tested via selected critical paths in a tested digital circuit but some critical paths can be found as untestable based on structure of the circuit. The circuit structure can be modified to increase the number of testable critical paths. Such modification brings added inputs and circuit area overhead. A new technique was proposed for circuit structure modification with the goal to decrease area overhead and number of additional inputs. This technique is based on usability of basic gates instead of multiplexers published till now. This DFT technique reduces the number of added logic gates used as test points involved on disconnected critical paths as previously published works. Evaluation of the proposed technique has been done over some selected benchmark circuits and compared with published results.
引用
收藏
页码:475 / 478
页数:4
相关论文
共 50 条
  • [1] FAULT COVERAGE IN DIGITAL INTEGRATED-CIRCUITS
    WADSACK, RL
    BELL SYSTEM TECHNICAL JOURNAL, 1978, 57 (05): : 1475 - 1488
  • [2] Exact Path Delay Fault Coverage Calculation of Partitioned Circuits
    Kocan, Fatih
    Li, Lun
    Saab, Daniel G.
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) : 858 - 864
  • [3] Statistical delay fault coverage estimation for synchronous sequential circuits
    Intel Corp, Folsom, United States
    J Electron Test Theory Appl JETTA, 3 (239-254):
  • [4] Statistical Delay Fault Coverage Estimation for Synchronous Sequential Circuits
    Lakshminarayana Pappu
    Michael L. Bushnell
    Vishwani D. Agrawal
    Srinivas Mandyam-Komar
    Journal of Electronic Testing, 1998, 12 : 239 - 254
  • [5] Statistical delay fault coverage estimation for synchronous sequential circuits
    Pappu, L
    Bushnell, ML
    Agrawal, VD
    Mandyam-Komar, S
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 12 (03): : 239 - 254
  • [6] A neighbor algorithm of scan flip-flops for increasing delay fault coverage
    Peng, XG
    Luo, XH
    Cheng, SG
    ICEMI'99: FOURTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 1999, : 721 - 725
  • [7] Discrete Event System approach for delay fault analysis in digital circuits
    Westerman, G
    Kumar, R
    Stroud, C
    Heath, JR
    PROCEEDINGS OF THE 1998 AMERICAN CONTROL CONFERENCE, VOLS 1-6, 1998, : 239 - 243
  • [8] DFT for delay fault testing of high-performance digital circuits
    Chatterjee, B
    Sachdev, M
    Keshavarzi, A
    IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (03): : 248 - 258
  • [9] THE TOTAL DELAY FAULT MODEL AND STATISTICAL DELAY FAULT COVERAGE
    PARK, ES
    MERCER, MR
    WILLIAMS, TW
    IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (06) : 688 - 698
  • [10] Testing Digital Circuits: Studying the Increment of the Number of States and Estimating the Fault Coverage
    Vinarskii, Evgenii
    Laputenko, Andrey
    Lopez, Jorge
    Kushik, Natalia
    2018 19TH INTERNATIONAL CONFERENCE OF YOUNG SPECIALISTS ON MICRO/NANOTECHNOLOGIES AND ELECTRON DEVICES (EDM 2018), 2018, : 220 - 224