DESIGN OF CMOS LOW NOISE AMPLIFIER USING AN AUTOMATED SYSTEM-ON-CHIP METHODOLOGY

被引:0
作者
Ibrahim, Mohamed F. [1 ]
Arafa, Kawther L. [1 ]
Farag, Fathi A. [1 ]
Abdalla, Ibrahim L. [1 ]
机构
[1] Zagazig Univ, Fac Engn, Elect & Commun Dept, Zagazig, Egypt
来源
PROCEEDINGS OF 2020 37TH NATIONAL RADIO SCIENCE CONFERENCE (NRSC) | 2020年
关键词
Low Noise Amplifier; Cascode Amplifier; Noise Figure; RF amplifier; CMOS; ACM model; MODEL; FIGURE;
D O I
10.1109/nrsc49500.2020.9235115
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper presents an automatic methodology for RF transceiver circuit design. This algorithm is based on analytically driven equations for calculating the required circuit specifications. The presented algorithm is useful for the designers to calculate their initial design parameters closed to the optimum operating point. The analog g(m)/I-D model is used for the circuit design. In order to verify the idea, a CMOS cascade LNA design methodology is presented for a receiver front end. The design methodology is divided into three steps: first the RF amplifier design for the required band; second the band limitation using a tuned circuit. and finally the impedance matching. A MATIAB program is developed for a complete circuit design (MOST's size, bias current, L-S, L-D, and L-G). The CMOS LNA is simulated at 4 GHz using Cadence CAD tools in the 0.13um CMOS technology parameters. The results are compared to the analytical analysis, and it showed the applicability of the proposed algorithm.
引用
收藏
页码:181 / 188
页数:8
相关论文
共 15 条
  • [11] Analysis and Design of Ultra-Wideband Low-Noise Amplifier With Input/Output Bandwidth Optimization and Single-Ended/Differential-Input Reconfigurability
    Hu, Boyu
    Yu, Xiao Peng
    Lim, Wei Meng
    Yeo, Kiat Seng
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2014, 61 (10) : 5672 - 5680
  • [12] Schneider M.C., 2010, CMOS Analog Design Using All-Region MOSFET Modeling
  • [13] A 1.5-V, 1.5-GHz CMOS low noise amplifier
    Shaeffer, DK
    Lee, TH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (05) : 745 - 759
  • [14] Silva CN, 2014, FISCAL AUSTERITY AND INNOVATION IN LOCAL GOVERNANCE IN EUROPE, P1
  • [15] A scalable high-frequency noise model for bipolar transistors with application to optimal transistor sizing for low-noise amplifier design
    Voinigescu, SP
    Maliepaard, MC
    Showell, JL
    Babcock, GE
    Marchesan, D
    Schroter, M
    Schvan, P
    Harame, DL
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (09) : 1430 - 1439