A synthesis method for MVL reversible logic

被引:0
作者
Miller, DM [1 ]
Dueck, GW [1 ]
Maslov, D [1 ]
机构
[1] Univ Victoria, Dept Comp Sci, Victoria, BC V8W 3P6, Canada
来源
34TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
An r-valued m-variable reversible logic function maps each of the r(m) input patters to a unique output pattern. The synthesis problem is to realize a reversible function by a cascade of primitive reversible gates. In this paper, we present a simple heuristic algorithm that exploits the bidirectional synthesis possibility inherent in the reversibility of the specification. The primitive reversible gates considered here are one possible extension of the well-known binary Toffoli gates. We present exhaustive results for the 9! 2-variable 3-valued reversible functions comparing the results of our algorithm to optimal results found by breadth-first search. The approach can be applied to general m-variable, r-valued reversible specifications. Further, we show how the presented technique can be applied to irreversible specifications. The synthesis of a 3-input, 3-valued adder is given as a specific case.
引用
收藏
页码:74 / 80
页数:7
相关论文
共 50 条
[41]   REVERSIBLE LOGIC SYNTHESIS BY QUANTUM ROTATION GATES [J].
Abdollahi, Afshin ;
Saeedi, Mehdi ;
Pedram, Massoud .
QUANTUM INFORMATION & COMPUTATION, 2013, 13 (9-10) :771-792
[42]   The Reversible Network Cascade Based on Reversible Logic Gate Coding Method [J].
Li, Hui ;
Guan, Zhijin ;
Chen, Shanli ;
Chen, Yuxin .
FIFTH INTERNATIONAL CONFERENCE ON INFORMATION ASSURANCE AND SECURITY, VOL 1, PROCEEDINGS, 2009, :213-216
[43]   Exact Logic Synthesis for Reversible Quantum-Flux-Parametron Logic [J].
Fu, Rongliang ;
Chen, Olivia ;
Yoshikawa, Nobuyuki ;
Ho, Tsung-Yi .
2023 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2023,
[44]   Reversible Logic Synthesis from Positive Davio Trees of Logic Functions [J].
Takahashi, Katsuyoshi ;
Hirayama, Takashi .
TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, :2386-+
[45]   Early evaluation for phased logic circuits using BDDs and MVL [J].
Fazel, K ;
Thornton, MA ;
Reese, RB .
2005 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), 2005, :400-403
[46]   E2: A new logic model for MVL relations [J].
Mahroos, M ;
El-Cherif, Y ;
Shousha, A .
APPLIED MATHEMATICS LETTERS, 2003, 16 (04) :513-517
[47]   CHARACTERIZATION, TEST AND LOGIC SYNTHESIS OF NOVEL CONSERVATIVE AND REVERSIBLE LOGIC GATES FOR QCA [J].
Das, Kunal ;
De, Debashis .
INTERNATIONAL JOURNAL OF NANOSCIENCE, 2010, 9 (03) :201-214
[48]   Application of Permutation Group Theory in Reversible Logic Synthesis [J].
Zakablukov, Dmitry V. .
REVERSIBLE COMPUTATION, RC 2016, 2016, 9720 :223-238
[49]   Study of Reversible Logic Synthesis with Application in SOC: A Review [J].
Sharma, Chinmay ;
Pahuja, Hitesh ;
Dadhwal, Mandeep ;
Singh, Balwinder .
INTERNATIONAL CONFERENCE ON MATERIALS, ALLOYS AND EXPERIMENTAL MECHANICS (ICMAEM-2017), 2017, 225
[50]   Exploiting Coding Techniques for Logic Synthesis of Reversible Circuits [J].
Zulehner, Alwin ;
Wille, Robert .
2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, :670-675