Germanium Source Metal Drain Tunnel FET with Dual Dielectric Underlap

被引:7
作者
Khan, Anam [1 ]
Alkhammash, Hend I. [2 ]
Loan, Sajad A. [1 ]
机构
[1] Jamia Millia Islamia, Dept Elect & Commun Engn, New Delhi 110025, India
[2] Taif Univ, Dept Elect Engn, Coll Engn, At Taif 11099, Saudi Arabia
关键词
Ambipolar conduction; Band-to-band tunneling (BTBT); Subthreshold slope (SS); Short channel effects; Schottky barrier; Underlap; FIELD-EFFECT TRANSISTORS; SCHOTTKY MOSFET; PERFORMANCE;
D O I
10.1007/s12633-020-00919-y
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
In this paper, we propose, design and simulate a new double gate (DG) tunnel field effect transistor (TFET), using germanium (Ge) source, dual dielectric gate oxide, gate/drain underlap and a metal drain. The device is designed to address two important issues of a conventional TFET, that is, the poor ON current (I-ON) and the presence of ambipolar conduction. In the proposed device, the use of Ge material for the source region and a dual dielectric gate oxide enhances the I-ON significantly and employing metallic drain and a gate-drain underlap fully suppresses the ambipolarity conduction. This can be attributed to the formation of a Schottky barrier at channel/drain interface. Two-dimensional (2D) calibrated simulation studies have been performed using the commercial TCAD device simulator. The results have shown that the I-ON has improved by almost similar to 3 orders whereas ambipolar current is completely suppressed in the proposed device in comparison to the conventional DG-TFET. Further, it has been found that the proposed device has a subthreshold slope (SS) of 35 mV/dec, I-ON of similar to 2x10(-4) A/ mu m and the I-ON to I-OFF ratio (I-ON/I-OFF) of similar to 10(13). The proposed device performance can be improved further by optimizing various device parameters, like underlap length etc. A flow chart mentioning the key fabrication steps has also been proposed to fabricate the proposed device.
引用
收藏
页码:1253 / 1262
页数:10
相关论文
共 32 条
[31]   Tunneling FETs on SOI: Suppression of ambipolar leakage, low-frequency noise behavior, and modeling [J].
Wan, J. ;
Le Royer, C. ;
Zaslavsky, A. ;
Cristoloveanu, S. .
SOLID-STATE ELECTRONICS, 2011, 65-66 :226-233
[32]  
Wu Y-H, 2019, IEEE T NANOTECHNOL, V18