Low-power logic styles: CMOS versus pass-transistor logic

被引:442
作者
Zimmermann, R
Fichtner, W
机构
[1] Integrated Systems Laboratory, Swiss Fed. Institute of Technology
[2] Swiss Fed. Institute of Technology, Zurich
[3] Integrated Systems Laboratory, ETH
[4] Department of Electrical Engineering, Technical University of Vienna
[5] AT and T Bell Laboratories, Murray Hill, NJ
[6] Integrated Systems Laboratory, Swiss Federal Institue of Technology
关键词
Adder circuits; CPL; complementary CMOS; low-voltage low-power logic styles; pass-transistor logic; VLSI circuit design;
D O I
10.1109/4.597298
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently reported logic style comparisons based on full-adder circuits claimed complementary pass-transistor logic (CPL) to be much more power-efficient than complementary CMOS. However, new comparisons performed on more efficient CMOS circuit realizations and a wider range of different logic cells, as well as the use of realistic circuit arrangements demonstrate CMOS to be superior to CPL in most cases with respect to speed, area, power dissipation, and power-delay products. An implemented 32-b adder using complementary CMOS has a power-delay product of less than half that of the CPL version. Robustness with respect to voltage scaling and transistor sizing, as well as generality and ease-of-use, are additional advantages of CMOS logic gates, especially when cell-based design and logic synthesis are targeted. This paper shows that complementary CMOS is the logic style of choice for the implementation of arbitrary combinational circuits if low voltage, low power, and small power-delay products are of concern.
引用
收藏
页码:1079 / 1090
页数:12
相关论文
共 30 条
[1]   Circuit techniques for CMOS low-power high-performance multipliers [J].
AbuKhater, IS ;
Bellaouar, A ;
Elmasry, MI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (10) :1535-1546
[2]  
ABUKHATER IS, 1994, P 1994 IEEE S LOW PO, P66
[3]  
Arora N., 1993, MOSFET MODELS VLSI C
[4]  
BELLAOUAR A, 1995, LOW POWER DIGITAL VL
[5]  
CHANDRAKASAN A, 1995, LOW POWER DIGITAL CM
[6]   A COMPARISON OF CMOS CIRCUIT TECHNIQUES - DIFFERENTIAL CASCODE VOLTAGE SWITCH LOGIC VERSUS CONVENTIONAL LOGIC [J].
CHU, KM ;
PULFREY, DL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (04) :528-532
[7]   A 0.25-mu m CMOS 0.9 100-MHz DSP core [J].
Izumikawa, M ;
Igura, H ;
Furuta, K ;
Ito, H ;
Wakabayashi, H ;
Nakajima, K ;
Mogami, T ;
Horiuchi, T ;
Yamashina, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (01) :52-61
[8]  
KURODA T, 1995, IEICE T ELECTRON, VE78C, P334
[9]  
MASGONTY JM, 1991, P IEEE CUST INT CIRC
[10]   Gigascale integration: Is the sky the limit? [J].
Meindl, JD .
IEEE CIRCUITS AND DEVICES MAGAZINE, 1996, 12 (06) :19-&