A 12 bit 200 MS/s Zero-Crossing-Based Pipelined ADC With Early Sub-ADC Decision and Output Residue Background Calibration

被引:39
作者
Shin, Soon-Kyun [1 ]
Rudell, Jacques C. [1 ]
Daly, Denis C. [2 ]
Munoz, Carlos E. [2 ]
Chang, Dong-Young [2 ]
Gulati, Kush [2 ]
Lee, Hae-Seung [3 ]
Straayer, Matthew Z. [2 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
[2] Maxim Integrated Prod, North Chelmsford, MA 01863 USA
[3] MIT, Dept Elect Engn & Comp Sci, Cambridge, MA 02139 USA
关键词
ADC; CMOS; 55; nm; pipelined; 12; bit; 200; MS/s; zero-crossing based circuits (ZCBCs);
D O I
10.1109/JSSC.2014.2322853
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12 bit 200 MS/s analog-to-digital converter (ADC) applies techniques of zero-crossing-based circuits as a replacement for high-gain high-speed op-amps. High accuracy in the residue amplifier is achieved by using a coarse phase in ZCBC followed by a level-shifting capacitor for fine phase. Sub-ADC flash comparators are strobed immediately after the coarse phase to achieve a high sampling rate. The systematic offset voltage between the coarse and fine phase manifests itself as systematic offset in the sub-ADC comparators. This offset is caused by the coarse phase undershoot and the fine phase overshoot. In this work, the offset is cancelled with background calibration by residue range correction circuits in the following stage's sub-ADC. In addition, the sub-ADC's random comparator offset is calibrated with a discrete-time charge-pump based background calibration technique. The reference buffer, bias circuitry, and digital error correction circuits are all integrated on a single chip. The ADC occupies an area of 0.282 mm(2) in 55 nm CMOS technology and dissipates 30.7 mW. It achieves 64.6 dB SNDR and 82.9 dBc SFDR at 200MS/s for a FOM of 111 fJ/conversion-step. The SNDR degrades gracefully above the designed sampling frequency to 62.9 dB at 250 MS/s, and remains above 50 dB at 300 MS/s.
引用
收藏
页码:1366 / 1382
页数:17
相关论文
共 37 条
[11]  
Chen H., 2010, Proc. IEEE Asian Solid-State Circuits Conf, P1, DOI [10.1145/1878537.1878621, DOI 10.1145/1878537.1878621]
[12]  
Choi H C, 2008, S VLSI CIRC DIG AUG, P220
[13]  
Chu J, 2011, IEEE CUST INTEGR CIR
[14]   A Zero-Crossing Based 12b 100MS/s Pipelined ADC with Decision Boundary Gap Estimation Calibration [J].
Chu, Jack ;
Brooks, Lane ;
Lee, Hae-Seung .
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, :237-+
[15]  
Devarajan Siddharth, 2009, 2009 IEEE International Solid-State Circuits Conference (ISSCC 2009), P86, DOI 10.1109/ISSCC.2009.4977320
[16]  
Dolev Noam, 2013, 2013 Symposium on VLSI Circuits, pC98
[17]   An Over-60 dB True Rail-to-Rail Performance Using Correlated Level Shifting and an Opamp With Only 30 dB Loop Gain [J].
Gregoire, B. Robert ;
Moon, Un-Ku .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) :2620-2630
[18]   A 1.2V 220MS/s 10b pipeline ADC implemented in 0.13μm digital CMOS [J].
Hernes, B ;
Briskemyr, A ;
Andersen, TN ;
Telsto, F ;
Bonnerud, TE ;
Moldsvor, O .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :256-257
[19]   Ring Amplifiers for Switched Capacitor Circuits [J].
Hershberg, Benjamin ;
Weaver, Skyler ;
Sobue, Kazuki ;
Takeuchi, Seiji ;
Hamashita, Koichi ;
Moon, Un-Ku .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) :2928-2942
[20]   Design of a Split-CLS Pipelined ADC With Full Signal Swing Using an Accurate But Fractional Signal Swing Opamp [J].
Hershberg, Benjamin ;
Weaver, Skyler ;
Moon, Un-Ku .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) :2623-2633